sem-switch.c 78 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260
  1. /* Simulator instruction semantics for iq2000bf.
  2. THIS FILE IS MACHINE GENERATED WITH CGEN.
  3. Copyright 1996-2022 Free Software Foundation, Inc.
  4. This file is part of the GNU simulators.
  5. This file is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 3, or (at your option)
  8. any later version.
  9. It is distributed in the hope that it will be useful, but WITHOUT
  10. ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  11. or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
  12. License for more details.
  13. You should have received a copy of the GNU General Public License along
  14. with this program; if not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #ifdef DEFINE_LABELS
  17. /* The labels have the case they have because the enum of insn types
  18. is all uppercase and in the non-stdc case the insn symbol is built
  19. into the enum name. */
  20. static struct {
  21. int index;
  22. void *label;
  23. } labels[] = {
  24. { IQ2000BF_INSN_X_INVALID, && case_sem_INSN_X_INVALID },
  25. { IQ2000BF_INSN_X_AFTER, && case_sem_INSN_X_AFTER },
  26. { IQ2000BF_INSN_X_BEFORE, && case_sem_INSN_X_BEFORE },
  27. { IQ2000BF_INSN_X_CTI_CHAIN, && case_sem_INSN_X_CTI_CHAIN },
  28. { IQ2000BF_INSN_X_CHAIN, && case_sem_INSN_X_CHAIN },
  29. { IQ2000BF_INSN_X_BEGIN, && case_sem_INSN_X_BEGIN },
  30. { IQ2000BF_INSN_ADD, && case_sem_INSN_ADD },
  31. { IQ2000BF_INSN_ADDI, && case_sem_INSN_ADDI },
  32. { IQ2000BF_INSN_ADDIU, && case_sem_INSN_ADDIU },
  33. { IQ2000BF_INSN_ADDU, && case_sem_INSN_ADDU },
  34. { IQ2000BF_INSN_ADO16, && case_sem_INSN_ADO16 },
  35. { IQ2000BF_INSN_AND, && case_sem_INSN_AND },
  36. { IQ2000BF_INSN_ANDI, && case_sem_INSN_ANDI },
  37. { IQ2000BF_INSN_ANDOI, && case_sem_INSN_ANDOI },
  38. { IQ2000BF_INSN_NOR, && case_sem_INSN_NOR },
  39. { IQ2000BF_INSN_OR, && case_sem_INSN_OR },
  40. { IQ2000BF_INSN_ORI, && case_sem_INSN_ORI },
  41. { IQ2000BF_INSN_RAM, && case_sem_INSN_RAM },
  42. { IQ2000BF_INSN_SLL, && case_sem_INSN_SLL },
  43. { IQ2000BF_INSN_SLLV, && case_sem_INSN_SLLV },
  44. { IQ2000BF_INSN_SLMV, && case_sem_INSN_SLMV },
  45. { IQ2000BF_INSN_SLT, && case_sem_INSN_SLT },
  46. { IQ2000BF_INSN_SLTI, && case_sem_INSN_SLTI },
  47. { IQ2000BF_INSN_SLTIU, && case_sem_INSN_SLTIU },
  48. { IQ2000BF_INSN_SLTU, && case_sem_INSN_SLTU },
  49. { IQ2000BF_INSN_SRA, && case_sem_INSN_SRA },
  50. { IQ2000BF_INSN_SRAV, && case_sem_INSN_SRAV },
  51. { IQ2000BF_INSN_SRL, && case_sem_INSN_SRL },
  52. { IQ2000BF_INSN_SRLV, && case_sem_INSN_SRLV },
  53. { IQ2000BF_INSN_SRMV, && case_sem_INSN_SRMV },
  54. { IQ2000BF_INSN_SUB, && case_sem_INSN_SUB },
  55. { IQ2000BF_INSN_SUBU, && case_sem_INSN_SUBU },
  56. { IQ2000BF_INSN_XOR, && case_sem_INSN_XOR },
  57. { IQ2000BF_INSN_XORI, && case_sem_INSN_XORI },
  58. { IQ2000BF_INSN_BBI, && case_sem_INSN_BBI },
  59. { IQ2000BF_INSN_BBIN, && case_sem_INSN_BBIN },
  60. { IQ2000BF_INSN_BBV, && case_sem_INSN_BBV },
  61. { IQ2000BF_INSN_BBVN, && case_sem_INSN_BBVN },
  62. { IQ2000BF_INSN_BEQ, && case_sem_INSN_BEQ },
  63. { IQ2000BF_INSN_BEQL, && case_sem_INSN_BEQL },
  64. { IQ2000BF_INSN_BGEZ, && case_sem_INSN_BGEZ },
  65. { IQ2000BF_INSN_BGEZAL, && case_sem_INSN_BGEZAL },
  66. { IQ2000BF_INSN_BGEZALL, && case_sem_INSN_BGEZALL },
  67. { IQ2000BF_INSN_BGEZL, && case_sem_INSN_BGEZL },
  68. { IQ2000BF_INSN_BLTZ, && case_sem_INSN_BLTZ },
  69. { IQ2000BF_INSN_BLTZL, && case_sem_INSN_BLTZL },
  70. { IQ2000BF_INSN_BLTZAL, && case_sem_INSN_BLTZAL },
  71. { IQ2000BF_INSN_BLTZALL, && case_sem_INSN_BLTZALL },
  72. { IQ2000BF_INSN_BMB0, && case_sem_INSN_BMB0 },
  73. { IQ2000BF_INSN_BMB1, && case_sem_INSN_BMB1 },
  74. { IQ2000BF_INSN_BMB2, && case_sem_INSN_BMB2 },
  75. { IQ2000BF_INSN_BMB3, && case_sem_INSN_BMB3 },
  76. { IQ2000BF_INSN_BNE, && case_sem_INSN_BNE },
  77. { IQ2000BF_INSN_BNEL, && case_sem_INSN_BNEL },
  78. { IQ2000BF_INSN_JALR, && case_sem_INSN_JALR },
  79. { IQ2000BF_INSN_JR, && case_sem_INSN_JR },
  80. { IQ2000BF_INSN_LB, && case_sem_INSN_LB },
  81. { IQ2000BF_INSN_LBU, && case_sem_INSN_LBU },
  82. { IQ2000BF_INSN_LH, && case_sem_INSN_LH },
  83. { IQ2000BF_INSN_LHU, && case_sem_INSN_LHU },
  84. { IQ2000BF_INSN_LUI, && case_sem_INSN_LUI },
  85. { IQ2000BF_INSN_LW, && case_sem_INSN_LW },
  86. { IQ2000BF_INSN_SB, && case_sem_INSN_SB },
  87. { IQ2000BF_INSN_SH, && case_sem_INSN_SH },
  88. { IQ2000BF_INSN_SW, && case_sem_INSN_SW },
  89. { IQ2000BF_INSN_BREAK, && case_sem_INSN_BREAK },
  90. { IQ2000BF_INSN_SYSCALL, && case_sem_INSN_SYSCALL },
  91. { IQ2000BF_INSN_ANDOUI, && case_sem_INSN_ANDOUI },
  92. { IQ2000BF_INSN_ORUI, && case_sem_INSN_ORUI },
  93. { IQ2000BF_INSN_BGTZ, && case_sem_INSN_BGTZ },
  94. { IQ2000BF_INSN_BGTZL, && case_sem_INSN_BGTZL },
  95. { IQ2000BF_INSN_BLEZ, && case_sem_INSN_BLEZ },
  96. { IQ2000BF_INSN_BLEZL, && case_sem_INSN_BLEZL },
  97. { IQ2000BF_INSN_MRGB, && case_sem_INSN_MRGB },
  98. { IQ2000BF_INSN_BCTXT, && case_sem_INSN_BCTXT },
  99. { IQ2000BF_INSN_BC0F, && case_sem_INSN_BC0F },
  100. { IQ2000BF_INSN_BC0FL, && case_sem_INSN_BC0FL },
  101. { IQ2000BF_INSN_BC3F, && case_sem_INSN_BC3F },
  102. { IQ2000BF_INSN_BC3FL, && case_sem_INSN_BC3FL },
  103. { IQ2000BF_INSN_BC0T, && case_sem_INSN_BC0T },
  104. { IQ2000BF_INSN_BC0TL, && case_sem_INSN_BC0TL },
  105. { IQ2000BF_INSN_BC3T, && case_sem_INSN_BC3T },
  106. { IQ2000BF_INSN_BC3TL, && case_sem_INSN_BC3TL },
  107. { IQ2000BF_INSN_CFC0, && case_sem_INSN_CFC0 },
  108. { IQ2000BF_INSN_CFC1, && case_sem_INSN_CFC1 },
  109. { IQ2000BF_INSN_CFC2, && case_sem_INSN_CFC2 },
  110. { IQ2000BF_INSN_CFC3, && case_sem_INSN_CFC3 },
  111. { IQ2000BF_INSN_CHKHDR, && case_sem_INSN_CHKHDR },
  112. { IQ2000BF_INSN_CTC0, && case_sem_INSN_CTC0 },
  113. { IQ2000BF_INSN_CTC1, && case_sem_INSN_CTC1 },
  114. { IQ2000BF_INSN_CTC2, && case_sem_INSN_CTC2 },
  115. { IQ2000BF_INSN_CTC3, && case_sem_INSN_CTC3 },
  116. { IQ2000BF_INSN_JCR, && case_sem_INSN_JCR },
  117. { IQ2000BF_INSN_LUC32, && case_sem_INSN_LUC32 },
  118. { IQ2000BF_INSN_LUC32L, && case_sem_INSN_LUC32L },
  119. { IQ2000BF_INSN_LUC64, && case_sem_INSN_LUC64 },
  120. { IQ2000BF_INSN_LUC64L, && case_sem_INSN_LUC64L },
  121. { IQ2000BF_INSN_LUK, && case_sem_INSN_LUK },
  122. { IQ2000BF_INSN_LULCK, && case_sem_INSN_LULCK },
  123. { IQ2000BF_INSN_LUM32, && case_sem_INSN_LUM32 },
  124. { IQ2000BF_INSN_LUM32L, && case_sem_INSN_LUM32L },
  125. { IQ2000BF_INSN_LUM64, && case_sem_INSN_LUM64 },
  126. { IQ2000BF_INSN_LUM64L, && case_sem_INSN_LUM64L },
  127. { IQ2000BF_INSN_LUR, && case_sem_INSN_LUR },
  128. { IQ2000BF_INSN_LURL, && case_sem_INSN_LURL },
  129. { IQ2000BF_INSN_LUULCK, && case_sem_INSN_LUULCK },
  130. { IQ2000BF_INSN_MFC0, && case_sem_INSN_MFC0 },
  131. { IQ2000BF_INSN_MFC1, && case_sem_INSN_MFC1 },
  132. { IQ2000BF_INSN_MFC2, && case_sem_INSN_MFC2 },
  133. { IQ2000BF_INSN_MFC3, && case_sem_INSN_MFC3 },
  134. { IQ2000BF_INSN_MTC0, && case_sem_INSN_MTC0 },
  135. { IQ2000BF_INSN_MTC1, && case_sem_INSN_MTC1 },
  136. { IQ2000BF_INSN_MTC2, && case_sem_INSN_MTC2 },
  137. { IQ2000BF_INSN_MTC3, && case_sem_INSN_MTC3 },
  138. { IQ2000BF_INSN_PKRL, && case_sem_INSN_PKRL },
  139. { IQ2000BF_INSN_PKRLR1, && case_sem_INSN_PKRLR1 },
  140. { IQ2000BF_INSN_PKRLR30, && case_sem_INSN_PKRLR30 },
  141. { IQ2000BF_INSN_RB, && case_sem_INSN_RB },
  142. { IQ2000BF_INSN_RBR1, && case_sem_INSN_RBR1 },
  143. { IQ2000BF_INSN_RBR30, && case_sem_INSN_RBR30 },
  144. { IQ2000BF_INSN_RFE, && case_sem_INSN_RFE },
  145. { IQ2000BF_INSN_RX, && case_sem_INSN_RX },
  146. { IQ2000BF_INSN_RXR1, && case_sem_INSN_RXR1 },
  147. { IQ2000BF_INSN_RXR30, && case_sem_INSN_RXR30 },
  148. { IQ2000BF_INSN_SLEEP, && case_sem_INSN_SLEEP },
  149. { IQ2000BF_INSN_SRRD, && case_sem_INSN_SRRD },
  150. { IQ2000BF_INSN_SRRDL, && case_sem_INSN_SRRDL },
  151. { IQ2000BF_INSN_SRULCK, && case_sem_INSN_SRULCK },
  152. { IQ2000BF_INSN_SRWR, && case_sem_INSN_SRWR },
  153. { IQ2000BF_INSN_SRWRU, && case_sem_INSN_SRWRU },
  154. { IQ2000BF_INSN_TRAPQFL, && case_sem_INSN_TRAPQFL },
  155. { IQ2000BF_INSN_TRAPQNE, && case_sem_INSN_TRAPQNE },
  156. { IQ2000BF_INSN_TRAPREL, && case_sem_INSN_TRAPREL },
  157. { IQ2000BF_INSN_WB, && case_sem_INSN_WB },
  158. { IQ2000BF_INSN_WBU, && case_sem_INSN_WBU },
  159. { IQ2000BF_INSN_WBR1, && case_sem_INSN_WBR1 },
  160. { IQ2000BF_INSN_WBR1U, && case_sem_INSN_WBR1U },
  161. { IQ2000BF_INSN_WBR30, && case_sem_INSN_WBR30 },
  162. { IQ2000BF_INSN_WBR30U, && case_sem_INSN_WBR30U },
  163. { IQ2000BF_INSN_WX, && case_sem_INSN_WX },
  164. { IQ2000BF_INSN_WXU, && case_sem_INSN_WXU },
  165. { IQ2000BF_INSN_WXR1, && case_sem_INSN_WXR1 },
  166. { IQ2000BF_INSN_WXR1U, && case_sem_INSN_WXR1U },
  167. { IQ2000BF_INSN_WXR30, && case_sem_INSN_WXR30 },
  168. { IQ2000BF_INSN_WXR30U, && case_sem_INSN_WXR30U },
  169. { IQ2000BF_INSN_LDW, && case_sem_INSN_LDW },
  170. { IQ2000BF_INSN_SDW, && case_sem_INSN_SDW },
  171. { IQ2000BF_INSN_J, && case_sem_INSN_J },
  172. { IQ2000BF_INSN_JAL, && case_sem_INSN_JAL },
  173. { IQ2000BF_INSN_BMB, && case_sem_INSN_BMB },
  174. { 0, 0 }
  175. };
  176. int i;
  177. for (i = 0; labels[i].label != 0; ++i)
  178. {
  179. #if FAST_P
  180. CPU_IDESC (current_cpu) [labels[i].index].sem_fast_lab = labels[i].label;
  181. #else
  182. CPU_IDESC (current_cpu) [labels[i].index].sem_full_lab = labels[i].label;
  183. #endif
  184. }
  185. #undef DEFINE_LABELS
  186. #endif /* DEFINE_LABELS */
  187. #ifdef DEFINE_SWITCH
  188. /* If hyper-fast [well not unnecessarily slow] execution is selected, turn
  189. off frills like tracing and profiling. */
  190. /* FIXME: A better way would be to have CGEN_TRACE_RESULT check for something
  191. that can cause it to be optimized out. Another way would be to emit
  192. special handlers into the instruction "stream". */
  193. #if FAST_P
  194. #undef CGEN_TRACE_RESULT
  195. #define CGEN_TRACE_RESULT(cpu, abuf, name, type, val)
  196. #endif
  197. #undef GET_ATTR
  198. #define GET_ATTR(cpu, num, attr) CGEN_ATTR_VALUE (NULL, abuf->idesc->attrs, CGEN_INSN_##attr)
  199. {
  200. #if WITH_SCACHE_PBB
  201. /* Branch to next handler without going around main loop. */
  202. #define NEXT(vpc) goto * SEM_ARGBUF (vpc) -> semantic.sem_case
  203. SWITCH (sem, SEM_ARGBUF (vpc) -> semantic.sem_case)
  204. #else /* ! WITH_SCACHE_PBB */
  205. #define NEXT(vpc) BREAK (sem)
  206. #ifdef __GNUC__
  207. #if FAST_P
  208. SWITCH (sem, SEM_ARGBUF (sc) -> idesc->sem_fast_lab)
  209. #else
  210. SWITCH (sem, SEM_ARGBUF (sc) -> idesc->sem_full_lab)
  211. #endif
  212. #else
  213. SWITCH (sem, SEM_ARGBUF (sc) -> idesc->num)
  214. #endif
  215. #endif /* ! WITH_SCACHE_PBB */
  216. {
  217. CASE (sem, INSN_X_INVALID) : /* --invalid-- */
  218. {
  219. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  220. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  221. #define FLD(f) abuf->fields.sfmt_empty.f
  222. int UNUSED written = 0;
  223. IADDR UNUSED pc = abuf->addr;
  224. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  225. {
  226. /* Update the recorded pc in the cpu state struct.
  227. Only necessary for WITH_SCACHE case, but to avoid the
  228. conditional compilation .... */
  229. SET_H_PC (pc);
  230. /* Virtual insns have zero size. Overwrite vpc with address of next insn
  231. using the default-insn-bitsize spec. When executing insns in parallel
  232. we may want to queue the fault and continue execution. */
  233. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  234. vpc = sim_engine_invalid_insn (current_cpu, pc, vpc);
  235. }
  236. #undef FLD
  237. }
  238. NEXT (vpc);
  239. CASE (sem, INSN_X_AFTER) : /* --after-- */
  240. {
  241. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  242. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  243. #define FLD(f) abuf->fields.sfmt_empty.f
  244. int UNUSED written = 0;
  245. IADDR UNUSED pc = abuf->addr;
  246. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  247. {
  248. #if WITH_SCACHE_PBB_IQ2000BF
  249. iq2000bf_pbb_after (current_cpu, sem_arg);
  250. #endif
  251. }
  252. #undef FLD
  253. }
  254. NEXT (vpc);
  255. CASE (sem, INSN_X_BEFORE) : /* --before-- */
  256. {
  257. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  258. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  259. #define FLD(f) abuf->fields.sfmt_empty.f
  260. int UNUSED written = 0;
  261. IADDR UNUSED pc = abuf->addr;
  262. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  263. {
  264. #if WITH_SCACHE_PBB_IQ2000BF
  265. iq2000bf_pbb_before (current_cpu, sem_arg);
  266. #endif
  267. }
  268. #undef FLD
  269. }
  270. NEXT (vpc);
  271. CASE (sem, INSN_X_CTI_CHAIN) : /* --cti-chain-- */
  272. {
  273. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  274. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  275. #define FLD(f) abuf->fields.sfmt_empty.f
  276. int UNUSED written = 0;
  277. IADDR UNUSED pc = abuf->addr;
  278. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  279. {
  280. #if WITH_SCACHE_PBB_IQ2000BF
  281. #ifdef DEFINE_SWITCH
  282. vpc = iq2000bf_pbb_cti_chain (current_cpu, sem_arg,
  283. pbb_br_type, pbb_br_npc);
  284. BREAK (sem);
  285. #else
  286. /* FIXME: Allow provision of explicit ifmt spec in insn spec. */
  287. vpc = iq2000bf_pbb_cti_chain (current_cpu, sem_arg,
  288. CPU_PBB_BR_TYPE (current_cpu),
  289. CPU_PBB_BR_NPC (current_cpu));
  290. #endif
  291. #endif
  292. }
  293. #undef FLD
  294. }
  295. NEXT (vpc);
  296. CASE (sem, INSN_X_CHAIN) : /* --chain-- */
  297. {
  298. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  299. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  300. #define FLD(f) abuf->fields.sfmt_empty.f
  301. int UNUSED written = 0;
  302. IADDR UNUSED pc = abuf->addr;
  303. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  304. {
  305. #if WITH_SCACHE_PBB_IQ2000BF
  306. vpc = iq2000bf_pbb_chain (current_cpu, sem_arg);
  307. #ifdef DEFINE_SWITCH
  308. BREAK (sem);
  309. #endif
  310. #endif
  311. }
  312. #undef FLD
  313. }
  314. NEXT (vpc);
  315. CASE (sem, INSN_X_BEGIN) : /* --begin-- */
  316. {
  317. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  318. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  319. #define FLD(f) abuf->fields.sfmt_empty.f
  320. int UNUSED written = 0;
  321. IADDR UNUSED pc = abuf->addr;
  322. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  323. {
  324. #if WITH_SCACHE_PBB_IQ2000BF
  325. #if defined DEFINE_SWITCH || defined FAST_P
  326. /* In the switch case FAST_P is a constant, allowing several optimizations
  327. in any called inline functions. */
  328. vpc = iq2000bf_pbb_begin (current_cpu, FAST_P);
  329. #else
  330. #if 0 /* cgen engine can't handle dynamic fast/full switching yet. */
  331. vpc = iq2000bf_pbb_begin (current_cpu, STATE_RUN_FAST_P (CPU_STATE (current_cpu)));
  332. #else
  333. vpc = iq2000bf_pbb_begin (current_cpu, 0);
  334. #endif
  335. #endif
  336. #endif
  337. }
  338. #undef FLD
  339. }
  340. NEXT (vpc);
  341. CASE (sem, INSN_ADD) : /* add $rd,$rs,$rt */
  342. {
  343. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  344. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  345. #define FLD(f) abuf->fields.sfmt_mrgb.f
  346. int UNUSED written = 0;
  347. IADDR UNUSED pc = abuf->addr;
  348. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  349. {
  350. SI opval = ADDSI (GET_H_GR (FLD (f_rs)), GET_H_GR (FLD (f_rt)));
  351. SET_H_GR (FLD (f_rd), opval);
  352. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  353. }
  354. #undef FLD
  355. }
  356. NEXT (vpc);
  357. CASE (sem, INSN_ADDI) : /* addi $rt,$rs,$lo16 */
  358. {
  359. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  360. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  361. #define FLD(f) abuf->fields.sfmt_addi.f
  362. int UNUSED written = 0;
  363. IADDR UNUSED pc = abuf->addr;
  364. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  365. {
  366. SI opval = ADDSI (GET_H_GR (FLD (f_rs)), EXTHISI (TRUNCSIHI (FLD (f_imm))));
  367. SET_H_GR (FLD (f_rt), opval);
  368. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  369. }
  370. #undef FLD
  371. }
  372. NEXT (vpc);
  373. CASE (sem, INSN_ADDIU) : /* addiu $rt,$rs,$lo16 */
  374. {
  375. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  376. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  377. #define FLD(f) abuf->fields.sfmt_addi.f
  378. int UNUSED written = 0;
  379. IADDR UNUSED pc = abuf->addr;
  380. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  381. {
  382. SI opval = ADDSI (GET_H_GR (FLD (f_rs)), EXTHISI (TRUNCSIHI (FLD (f_imm))));
  383. SET_H_GR (FLD (f_rt), opval);
  384. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  385. }
  386. #undef FLD
  387. }
  388. NEXT (vpc);
  389. CASE (sem, INSN_ADDU) : /* addu $rd,$rs,$rt */
  390. {
  391. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  392. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  393. #define FLD(f) abuf->fields.sfmt_mrgb.f
  394. int UNUSED written = 0;
  395. IADDR UNUSED pc = abuf->addr;
  396. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  397. {
  398. SI opval = ADDSI (GET_H_GR (FLD (f_rs)), GET_H_GR (FLD (f_rt)));
  399. SET_H_GR (FLD (f_rd), opval);
  400. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  401. }
  402. #undef FLD
  403. }
  404. NEXT (vpc);
  405. CASE (sem, INSN_ADO16) : /* ado16 $rd,$rs,$rt */
  406. {
  407. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  408. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  409. #define FLD(f) abuf->fields.sfmt_mrgb.f
  410. int UNUSED written = 0;
  411. IADDR UNUSED pc = abuf->addr;
  412. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  413. {
  414. HI tmp_high;
  415. HI tmp_low;
  416. tmp_low = ADDHI (ANDHI (GET_H_GR (FLD (f_rs)), 65535), ANDHI (GET_H_GR (FLD (f_rt)), 65535));
  417. tmp_high = ADDHI (SRLSI (GET_H_GR (FLD (f_rs)), 16), SRLSI (GET_H_GR (FLD (f_rt)), 16));
  418. {
  419. SI opval = ORSI (SLLSI (tmp_high, 16), tmp_low);
  420. SET_H_GR (FLD (f_rd), opval);
  421. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  422. }
  423. }
  424. #undef FLD
  425. }
  426. NEXT (vpc);
  427. CASE (sem, INSN_AND) : /* and $rd,$rs,$rt */
  428. {
  429. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  430. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  431. #define FLD(f) abuf->fields.sfmt_mrgb.f
  432. int UNUSED written = 0;
  433. IADDR UNUSED pc = abuf->addr;
  434. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  435. {
  436. SI opval = ANDSI (GET_H_GR (FLD (f_rs)), GET_H_GR (FLD (f_rt)));
  437. SET_H_GR (FLD (f_rd), opval);
  438. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  439. }
  440. #undef FLD
  441. }
  442. NEXT (vpc);
  443. CASE (sem, INSN_ANDI) : /* andi $rt,$rs,$lo16 */
  444. {
  445. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  446. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  447. #define FLD(f) abuf->fields.sfmt_addi.f
  448. int UNUSED written = 0;
  449. IADDR UNUSED pc = abuf->addr;
  450. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  451. {
  452. SI opval = ANDSI (GET_H_GR (FLD (f_rs)), ZEXTSISI (FLD (f_imm)));
  453. SET_H_GR (FLD (f_rt), opval);
  454. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  455. }
  456. #undef FLD
  457. }
  458. NEXT (vpc);
  459. CASE (sem, INSN_ANDOI) : /* andoi $rt,$rs,$lo16 */
  460. {
  461. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  462. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  463. #define FLD(f) abuf->fields.sfmt_addi.f
  464. int UNUSED written = 0;
  465. IADDR UNUSED pc = abuf->addr;
  466. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  467. {
  468. SI opval = ANDSI (GET_H_GR (FLD (f_rs)), ORSI (0xffff0000, EXTHISI (TRUNCSIHI (FLD (f_imm)))));
  469. SET_H_GR (FLD (f_rt), opval);
  470. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  471. }
  472. #undef FLD
  473. }
  474. NEXT (vpc);
  475. CASE (sem, INSN_NOR) : /* nor $rd,$rs,$rt */
  476. {
  477. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  478. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  479. #define FLD(f) abuf->fields.sfmt_mrgb.f
  480. int UNUSED written = 0;
  481. IADDR UNUSED pc = abuf->addr;
  482. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  483. {
  484. SI opval = INVSI (ORSI (GET_H_GR (FLD (f_rs)), GET_H_GR (FLD (f_rt))));
  485. SET_H_GR (FLD (f_rd), opval);
  486. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  487. }
  488. #undef FLD
  489. }
  490. NEXT (vpc);
  491. CASE (sem, INSN_OR) : /* or $rd,$rs,$rt */
  492. {
  493. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  494. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  495. #define FLD(f) abuf->fields.sfmt_mrgb.f
  496. int UNUSED written = 0;
  497. IADDR UNUSED pc = abuf->addr;
  498. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  499. {
  500. SI opval = ORSI (GET_H_GR (FLD (f_rs)), GET_H_GR (FLD (f_rt)));
  501. SET_H_GR (FLD (f_rd), opval);
  502. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  503. }
  504. #undef FLD
  505. }
  506. NEXT (vpc);
  507. CASE (sem, INSN_ORI) : /* ori $rt,$rs,$lo16 */
  508. {
  509. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  510. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  511. #define FLD(f) abuf->fields.sfmt_addi.f
  512. int UNUSED written = 0;
  513. IADDR UNUSED pc = abuf->addr;
  514. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  515. {
  516. SI opval = ORSI (GET_H_GR (FLD (f_rs)), ZEXTSISI (FLD (f_imm)));
  517. SET_H_GR (FLD (f_rt), opval);
  518. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  519. }
  520. #undef FLD
  521. }
  522. NEXT (vpc);
  523. CASE (sem, INSN_RAM) : /* ram $rd,$rt,$shamt,$maskl,$maskr */
  524. {
  525. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  526. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  527. #define FLD(f) abuf->fields.sfmt_ram.f
  528. int UNUSED written = 0;
  529. IADDR UNUSED pc = abuf->addr;
  530. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  531. {
  532. {
  533. SI opval = RORSI (GET_H_GR (FLD (f_rt)), FLD (f_shamt));
  534. SET_H_GR (FLD (f_rd), opval);
  535. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  536. }
  537. {
  538. SI opval = ANDSI (GET_H_GR (FLD (f_rd)), SRLSI (0xffffffff, FLD (f_maskl)));
  539. SET_H_GR (FLD (f_rd), opval);
  540. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  541. }
  542. {
  543. SI opval = ANDSI (GET_H_GR (FLD (f_rd)), SLLSI (0xffffffff, FLD (f_rs)));
  544. SET_H_GR (FLD (f_rd), opval);
  545. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  546. }
  547. }
  548. #undef FLD
  549. }
  550. NEXT (vpc);
  551. CASE (sem, INSN_SLL) : /* sll $rd,$rt,$shamt */
  552. {
  553. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  554. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  555. #define FLD(f) abuf->fields.sfmt_ram.f
  556. int UNUSED written = 0;
  557. IADDR UNUSED pc = abuf->addr;
  558. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  559. {
  560. SI opval = SLLSI (GET_H_GR (FLD (f_rt)), FLD (f_shamt));
  561. SET_H_GR (FLD (f_rd), opval);
  562. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  563. }
  564. #undef FLD
  565. }
  566. NEXT (vpc);
  567. CASE (sem, INSN_SLLV) : /* sllv $rd,$rt,$rs */
  568. {
  569. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  570. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  571. #define FLD(f) abuf->fields.sfmt_mrgb.f
  572. int UNUSED written = 0;
  573. IADDR UNUSED pc = abuf->addr;
  574. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  575. {
  576. SI opval = SLLSI (GET_H_GR (FLD (f_rt)), ANDSI (GET_H_GR (FLD (f_rs)), 31));
  577. SET_H_GR (FLD (f_rd), opval);
  578. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  579. }
  580. #undef FLD
  581. }
  582. NEXT (vpc);
  583. CASE (sem, INSN_SLMV) : /* slmv $rd,$rt,$rs,$shamt */
  584. {
  585. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  586. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  587. #define FLD(f) abuf->fields.sfmt_ram.f
  588. int UNUSED written = 0;
  589. IADDR UNUSED pc = abuf->addr;
  590. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  591. {
  592. SI opval = ANDSI (SLLSI (GET_H_GR (FLD (f_rt)), FLD (f_shamt)), SRLSI (0xffffffff, GET_H_GR (FLD (f_rs))));
  593. SET_H_GR (FLD (f_rd), opval);
  594. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  595. }
  596. #undef FLD
  597. }
  598. NEXT (vpc);
  599. CASE (sem, INSN_SLT) : /* slt $rd,$rs,$rt */
  600. {
  601. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  602. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  603. #define FLD(f) abuf->fields.sfmt_mrgb.f
  604. int UNUSED written = 0;
  605. IADDR UNUSED pc = abuf->addr;
  606. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  607. if (LTSI (GET_H_GR (FLD (f_rs)), GET_H_GR (FLD (f_rt)))) {
  608. {
  609. SI opval = 1;
  610. SET_H_GR (FLD (f_rd), opval);
  611. written |= (1 << 2);
  612. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  613. }
  614. } else {
  615. {
  616. SI opval = 0;
  617. SET_H_GR (FLD (f_rd), opval);
  618. written |= (1 << 2);
  619. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  620. }
  621. }
  622. abuf->written = written;
  623. #undef FLD
  624. }
  625. NEXT (vpc);
  626. CASE (sem, INSN_SLTI) : /* slti $rt,$rs,$imm */
  627. {
  628. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  629. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  630. #define FLD(f) abuf->fields.sfmt_addi.f
  631. int UNUSED written = 0;
  632. IADDR UNUSED pc = abuf->addr;
  633. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  634. if (LTSI (GET_H_GR (FLD (f_rs)), EXTHISI (TRUNCSIHI (FLD (f_imm))))) {
  635. {
  636. SI opval = 1;
  637. SET_H_GR (FLD (f_rt), opval);
  638. written |= (1 << 2);
  639. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  640. }
  641. } else {
  642. {
  643. SI opval = 0;
  644. SET_H_GR (FLD (f_rt), opval);
  645. written |= (1 << 2);
  646. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  647. }
  648. }
  649. abuf->written = written;
  650. #undef FLD
  651. }
  652. NEXT (vpc);
  653. CASE (sem, INSN_SLTIU) : /* sltiu $rt,$rs,$imm */
  654. {
  655. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  656. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  657. #define FLD(f) abuf->fields.sfmt_addi.f
  658. int UNUSED written = 0;
  659. IADDR UNUSED pc = abuf->addr;
  660. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  661. if (LTUSI (GET_H_GR (FLD (f_rs)), EXTHISI (TRUNCSIHI (FLD (f_imm))))) {
  662. {
  663. SI opval = 1;
  664. SET_H_GR (FLD (f_rt), opval);
  665. written |= (1 << 2);
  666. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  667. }
  668. } else {
  669. {
  670. SI opval = 0;
  671. SET_H_GR (FLD (f_rt), opval);
  672. written |= (1 << 2);
  673. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  674. }
  675. }
  676. abuf->written = written;
  677. #undef FLD
  678. }
  679. NEXT (vpc);
  680. CASE (sem, INSN_SLTU) : /* sltu $rd,$rs,$rt */
  681. {
  682. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  683. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  684. #define FLD(f) abuf->fields.sfmt_mrgb.f
  685. int UNUSED written = 0;
  686. IADDR UNUSED pc = abuf->addr;
  687. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  688. if (LTUSI (GET_H_GR (FLD (f_rs)), GET_H_GR (FLD (f_rt)))) {
  689. {
  690. SI opval = 1;
  691. SET_H_GR (FLD (f_rd), opval);
  692. written |= (1 << 2);
  693. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  694. }
  695. } else {
  696. {
  697. SI opval = 0;
  698. SET_H_GR (FLD (f_rd), opval);
  699. written |= (1 << 2);
  700. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  701. }
  702. }
  703. abuf->written = written;
  704. #undef FLD
  705. }
  706. NEXT (vpc);
  707. CASE (sem, INSN_SRA) : /* sra $rd,$rt,$shamt */
  708. {
  709. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  710. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  711. #define FLD(f) abuf->fields.sfmt_ram.f
  712. int UNUSED written = 0;
  713. IADDR UNUSED pc = abuf->addr;
  714. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  715. {
  716. SI opval = SRASI (GET_H_GR (FLD (f_rt)), FLD (f_shamt));
  717. SET_H_GR (FLD (f_rd), opval);
  718. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  719. }
  720. #undef FLD
  721. }
  722. NEXT (vpc);
  723. CASE (sem, INSN_SRAV) : /* srav $rd,$rt,$rs */
  724. {
  725. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  726. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  727. #define FLD(f) abuf->fields.sfmt_mrgb.f
  728. int UNUSED written = 0;
  729. IADDR UNUSED pc = abuf->addr;
  730. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  731. {
  732. SI opval = SRASI (GET_H_GR (FLD (f_rt)), ANDSI (GET_H_GR (FLD (f_rs)), 31));
  733. SET_H_GR (FLD (f_rd), opval);
  734. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  735. }
  736. #undef FLD
  737. }
  738. NEXT (vpc);
  739. CASE (sem, INSN_SRL) : /* srl $rd,$rt,$shamt */
  740. {
  741. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  742. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  743. #define FLD(f) abuf->fields.sfmt_ram.f
  744. int UNUSED written = 0;
  745. IADDR UNUSED pc = abuf->addr;
  746. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  747. {
  748. SI opval = SRLSI (GET_H_GR (FLD (f_rt)), FLD (f_shamt));
  749. SET_H_GR (FLD (f_rd), opval);
  750. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  751. }
  752. #undef FLD
  753. }
  754. NEXT (vpc);
  755. CASE (sem, INSN_SRLV) : /* srlv $rd,$rt,$rs */
  756. {
  757. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  758. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  759. #define FLD(f) abuf->fields.sfmt_mrgb.f
  760. int UNUSED written = 0;
  761. IADDR UNUSED pc = abuf->addr;
  762. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  763. {
  764. SI opval = SRLSI (GET_H_GR (FLD (f_rt)), ANDSI (GET_H_GR (FLD (f_rs)), 31));
  765. SET_H_GR (FLD (f_rd), opval);
  766. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  767. }
  768. #undef FLD
  769. }
  770. NEXT (vpc);
  771. CASE (sem, INSN_SRMV) : /* srmv $rd,$rt,$rs,$shamt */
  772. {
  773. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  774. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  775. #define FLD(f) abuf->fields.sfmt_ram.f
  776. int UNUSED written = 0;
  777. IADDR UNUSED pc = abuf->addr;
  778. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  779. {
  780. SI opval = ANDSI (SRLSI (GET_H_GR (FLD (f_rt)), FLD (f_shamt)), SLLSI (0xffffffff, GET_H_GR (FLD (f_rs))));
  781. SET_H_GR (FLD (f_rd), opval);
  782. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  783. }
  784. #undef FLD
  785. }
  786. NEXT (vpc);
  787. CASE (sem, INSN_SUB) : /* sub $rd,$rs,$rt */
  788. {
  789. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  790. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  791. #define FLD(f) abuf->fields.sfmt_mrgb.f
  792. int UNUSED written = 0;
  793. IADDR UNUSED pc = abuf->addr;
  794. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  795. {
  796. SI opval = SUBSI (GET_H_GR (FLD (f_rs)), GET_H_GR (FLD (f_rt)));
  797. SET_H_GR (FLD (f_rd), opval);
  798. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  799. }
  800. #undef FLD
  801. }
  802. NEXT (vpc);
  803. CASE (sem, INSN_SUBU) : /* subu $rd,$rs,$rt */
  804. {
  805. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  806. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  807. #define FLD(f) abuf->fields.sfmt_mrgb.f
  808. int UNUSED written = 0;
  809. IADDR UNUSED pc = abuf->addr;
  810. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  811. {
  812. SI opval = SUBSI (GET_H_GR (FLD (f_rs)), GET_H_GR (FLD (f_rt)));
  813. SET_H_GR (FLD (f_rd), opval);
  814. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  815. }
  816. #undef FLD
  817. }
  818. NEXT (vpc);
  819. CASE (sem, INSN_XOR) : /* xor $rd,$rs,$rt */
  820. {
  821. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  822. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  823. #define FLD(f) abuf->fields.sfmt_mrgb.f
  824. int UNUSED written = 0;
  825. IADDR UNUSED pc = abuf->addr;
  826. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  827. {
  828. SI opval = XORSI (GET_H_GR (FLD (f_rs)), GET_H_GR (FLD (f_rt)));
  829. SET_H_GR (FLD (f_rd), opval);
  830. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  831. }
  832. #undef FLD
  833. }
  834. NEXT (vpc);
  835. CASE (sem, INSN_XORI) : /* xori $rt,$rs,$lo16 */
  836. {
  837. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  838. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  839. #define FLD(f) abuf->fields.sfmt_addi.f
  840. int UNUSED written = 0;
  841. IADDR UNUSED pc = abuf->addr;
  842. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  843. {
  844. SI opval = XORSI (GET_H_GR (FLD (f_rs)), ZEXTSISI (FLD (f_imm)));
  845. SET_H_GR (FLD (f_rt), opval);
  846. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  847. }
  848. #undef FLD
  849. }
  850. NEXT (vpc);
  851. CASE (sem, INSN_BBI) : /* bbi $rs($bitnum),$offset */
  852. {
  853. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  854. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  855. #define FLD(f) abuf->fields.sfmt_bbi.f
  856. int UNUSED written = 0;
  857. IADDR UNUSED pc = abuf->addr;
  858. SEM_BRANCH_INIT
  859. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  860. if (ANDSI (GET_H_GR (FLD (f_rs)), SLLSI (1, FLD (f_rt)))) {
  861. {
  862. {
  863. USI opval = FLD (i_offset);
  864. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  865. written |= (1 << 3);
  866. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  867. }
  868. }
  869. }
  870. abuf->written = written;
  871. SEM_BRANCH_FINI (vpc);
  872. #undef FLD
  873. }
  874. NEXT (vpc);
  875. CASE (sem, INSN_BBIN) : /* bbin $rs($bitnum),$offset */
  876. {
  877. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  878. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  879. #define FLD(f) abuf->fields.sfmt_bbi.f
  880. int UNUSED written = 0;
  881. IADDR UNUSED pc = abuf->addr;
  882. SEM_BRANCH_INIT
  883. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  884. if (NOTSI (ANDSI (GET_H_GR (FLD (f_rs)), SLLSI (1, FLD (f_rt))))) {
  885. {
  886. {
  887. USI opval = FLD (i_offset);
  888. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  889. written |= (1 << 3);
  890. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  891. }
  892. }
  893. }
  894. abuf->written = written;
  895. SEM_BRANCH_FINI (vpc);
  896. #undef FLD
  897. }
  898. NEXT (vpc);
  899. CASE (sem, INSN_BBV) : /* bbv $rs,$rt,$offset */
  900. {
  901. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  902. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  903. #define FLD(f) abuf->fields.sfmt_bbi.f
  904. int UNUSED written = 0;
  905. IADDR UNUSED pc = abuf->addr;
  906. SEM_BRANCH_INIT
  907. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  908. if (ANDSI (GET_H_GR (FLD (f_rs)), SLLSI (1, ANDSI (GET_H_GR (FLD (f_rt)), 31)))) {
  909. {
  910. {
  911. USI opval = FLD (i_offset);
  912. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  913. written |= (1 << 3);
  914. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  915. }
  916. }
  917. }
  918. abuf->written = written;
  919. SEM_BRANCH_FINI (vpc);
  920. #undef FLD
  921. }
  922. NEXT (vpc);
  923. CASE (sem, INSN_BBVN) : /* bbvn $rs,$rt,$offset */
  924. {
  925. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  926. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  927. #define FLD(f) abuf->fields.sfmt_bbi.f
  928. int UNUSED written = 0;
  929. IADDR UNUSED pc = abuf->addr;
  930. SEM_BRANCH_INIT
  931. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  932. if (NOTSI (ANDSI (GET_H_GR (FLD (f_rs)), SLLSI (1, ANDSI (GET_H_GR (FLD (f_rt)), 31))))) {
  933. {
  934. {
  935. USI opval = FLD (i_offset);
  936. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  937. written |= (1 << 3);
  938. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  939. }
  940. }
  941. }
  942. abuf->written = written;
  943. SEM_BRANCH_FINI (vpc);
  944. #undef FLD
  945. }
  946. NEXT (vpc);
  947. CASE (sem, INSN_BEQ) : /* beq $rs,$rt,$offset */
  948. {
  949. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  950. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  951. #define FLD(f) abuf->fields.sfmt_bbi.f
  952. int UNUSED written = 0;
  953. IADDR UNUSED pc = abuf->addr;
  954. SEM_BRANCH_INIT
  955. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  956. if (EQSI (GET_H_GR (FLD (f_rs)), GET_H_GR (FLD (f_rt)))) {
  957. {
  958. {
  959. USI opval = FLD (i_offset);
  960. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  961. written |= (1 << 3);
  962. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  963. }
  964. }
  965. }
  966. abuf->written = written;
  967. SEM_BRANCH_FINI (vpc);
  968. #undef FLD
  969. }
  970. NEXT (vpc);
  971. CASE (sem, INSN_BEQL) : /* beql $rs,$rt,$offset */
  972. {
  973. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  974. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  975. #define FLD(f) abuf->fields.sfmt_bbi.f
  976. int UNUSED written = 0;
  977. IADDR UNUSED pc = abuf->addr;
  978. SEM_BRANCH_INIT
  979. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  980. if (EQSI (GET_H_GR (FLD (f_rs)), GET_H_GR (FLD (f_rt)))) {
  981. {
  982. {
  983. USI opval = FLD (i_offset);
  984. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  985. written |= (1 << 3);
  986. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  987. }
  988. }
  989. } else {
  990. if (1)
  991. SEM_SKIP_INSN (current_cpu, sem_arg, vpc);
  992. }
  993. abuf->written = written;
  994. SEM_BRANCH_FINI (vpc);
  995. #undef FLD
  996. }
  997. NEXT (vpc);
  998. CASE (sem, INSN_BGEZ) : /* bgez $rs,$offset */
  999. {
  1000. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1001. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1002. #define FLD(f) abuf->fields.sfmt_bbi.f
  1003. int UNUSED written = 0;
  1004. IADDR UNUSED pc = abuf->addr;
  1005. SEM_BRANCH_INIT
  1006. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1007. if (GESI (GET_H_GR (FLD (f_rs)), 0)) {
  1008. {
  1009. {
  1010. USI opval = FLD (i_offset);
  1011. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  1012. written |= (1 << 2);
  1013. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  1014. }
  1015. }
  1016. }
  1017. abuf->written = written;
  1018. SEM_BRANCH_FINI (vpc);
  1019. #undef FLD
  1020. }
  1021. NEXT (vpc);
  1022. CASE (sem, INSN_BGEZAL) : /* bgezal $rs,$offset */
  1023. {
  1024. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1025. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1026. #define FLD(f) abuf->fields.sfmt_bbi.f
  1027. int UNUSED written = 0;
  1028. IADDR UNUSED pc = abuf->addr;
  1029. SEM_BRANCH_INIT
  1030. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1031. if (GESI (GET_H_GR (FLD (f_rs)), 0)) {
  1032. {
  1033. {
  1034. SI opval = ADDSI (pc, 8);
  1035. SET_H_GR (((UINT) 31), opval);
  1036. written |= (1 << 3);
  1037. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1038. }
  1039. {
  1040. {
  1041. USI opval = FLD (i_offset);
  1042. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  1043. written |= (1 << 4);
  1044. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  1045. }
  1046. }
  1047. }
  1048. }
  1049. abuf->written = written;
  1050. SEM_BRANCH_FINI (vpc);
  1051. #undef FLD
  1052. }
  1053. NEXT (vpc);
  1054. CASE (sem, INSN_BGEZALL) : /* bgezall $rs,$offset */
  1055. {
  1056. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1057. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1058. #define FLD(f) abuf->fields.sfmt_bbi.f
  1059. int UNUSED written = 0;
  1060. IADDR UNUSED pc = abuf->addr;
  1061. SEM_BRANCH_INIT
  1062. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1063. if (GESI (GET_H_GR (FLD (f_rs)), 0)) {
  1064. {
  1065. {
  1066. SI opval = ADDSI (pc, 8);
  1067. SET_H_GR (((UINT) 31), opval);
  1068. written |= (1 << 3);
  1069. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1070. }
  1071. {
  1072. {
  1073. USI opval = FLD (i_offset);
  1074. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  1075. written |= (1 << 4);
  1076. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  1077. }
  1078. }
  1079. }
  1080. } else {
  1081. if (1)
  1082. SEM_SKIP_INSN (current_cpu, sem_arg, vpc);
  1083. }
  1084. abuf->written = written;
  1085. SEM_BRANCH_FINI (vpc);
  1086. #undef FLD
  1087. }
  1088. NEXT (vpc);
  1089. CASE (sem, INSN_BGEZL) : /* bgezl $rs,$offset */
  1090. {
  1091. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1092. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1093. #define FLD(f) abuf->fields.sfmt_bbi.f
  1094. int UNUSED written = 0;
  1095. IADDR UNUSED pc = abuf->addr;
  1096. SEM_BRANCH_INIT
  1097. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1098. if (GESI (GET_H_GR (FLD (f_rs)), 0)) {
  1099. {
  1100. {
  1101. USI opval = FLD (i_offset);
  1102. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  1103. written |= (1 << 2);
  1104. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  1105. }
  1106. }
  1107. } else {
  1108. if (1)
  1109. SEM_SKIP_INSN (current_cpu, sem_arg, vpc);
  1110. }
  1111. abuf->written = written;
  1112. SEM_BRANCH_FINI (vpc);
  1113. #undef FLD
  1114. }
  1115. NEXT (vpc);
  1116. CASE (sem, INSN_BLTZ) : /* bltz $rs,$offset */
  1117. {
  1118. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1119. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1120. #define FLD(f) abuf->fields.sfmt_bbi.f
  1121. int UNUSED written = 0;
  1122. IADDR UNUSED pc = abuf->addr;
  1123. SEM_BRANCH_INIT
  1124. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1125. if (LTSI (GET_H_GR (FLD (f_rs)), 0)) {
  1126. {
  1127. {
  1128. USI opval = FLD (i_offset);
  1129. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  1130. written |= (1 << 2);
  1131. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  1132. }
  1133. }
  1134. }
  1135. abuf->written = written;
  1136. SEM_BRANCH_FINI (vpc);
  1137. #undef FLD
  1138. }
  1139. NEXT (vpc);
  1140. CASE (sem, INSN_BLTZL) : /* bltzl $rs,$offset */
  1141. {
  1142. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1143. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1144. #define FLD(f) abuf->fields.sfmt_bbi.f
  1145. int UNUSED written = 0;
  1146. IADDR UNUSED pc = abuf->addr;
  1147. SEM_BRANCH_INIT
  1148. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1149. if (LTSI (GET_H_GR (FLD (f_rs)), 0)) {
  1150. {
  1151. {
  1152. USI opval = FLD (i_offset);
  1153. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  1154. written |= (1 << 2);
  1155. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  1156. }
  1157. }
  1158. } else {
  1159. if (1)
  1160. SEM_SKIP_INSN (current_cpu, sem_arg, vpc);
  1161. }
  1162. abuf->written = written;
  1163. SEM_BRANCH_FINI (vpc);
  1164. #undef FLD
  1165. }
  1166. NEXT (vpc);
  1167. CASE (sem, INSN_BLTZAL) : /* bltzal $rs,$offset */
  1168. {
  1169. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1170. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1171. #define FLD(f) abuf->fields.sfmt_bbi.f
  1172. int UNUSED written = 0;
  1173. IADDR UNUSED pc = abuf->addr;
  1174. SEM_BRANCH_INIT
  1175. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1176. if (LTSI (GET_H_GR (FLD (f_rs)), 0)) {
  1177. {
  1178. {
  1179. SI opval = ADDSI (pc, 8);
  1180. SET_H_GR (((UINT) 31), opval);
  1181. written |= (1 << 3);
  1182. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1183. }
  1184. {
  1185. {
  1186. USI opval = FLD (i_offset);
  1187. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  1188. written |= (1 << 4);
  1189. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  1190. }
  1191. }
  1192. }
  1193. }
  1194. abuf->written = written;
  1195. SEM_BRANCH_FINI (vpc);
  1196. #undef FLD
  1197. }
  1198. NEXT (vpc);
  1199. CASE (sem, INSN_BLTZALL) : /* bltzall $rs,$offset */
  1200. {
  1201. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1202. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1203. #define FLD(f) abuf->fields.sfmt_bbi.f
  1204. int UNUSED written = 0;
  1205. IADDR UNUSED pc = abuf->addr;
  1206. SEM_BRANCH_INIT
  1207. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1208. if (LTSI (GET_H_GR (FLD (f_rs)), 0)) {
  1209. {
  1210. {
  1211. SI opval = ADDSI (pc, 8);
  1212. SET_H_GR (((UINT) 31), opval);
  1213. written |= (1 << 3);
  1214. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1215. }
  1216. {
  1217. {
  1218. USI opval = FLD (i_offset);
  1219. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  1220. written |= (1 << 4);
  1221. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  1222. }
  1223. }
  1224. }
  1225. } else {
  1226. if (1)
  1227. SEM_SKIP_INSN (current_cpu, sem_arg, vpc);
  1228. }
  1229. abuf->written = written;
  1230. SEM_BRANCH_FINI (vpc);
  1231. #undef FLD
  1232. }
  1233. NEXT (vpc);
  1234. CASE (sem, INSN_BMB0) : /* bmb0 $rs,$rt,$offset */
  1235. {
  1236. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1237. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1238. #define FLD(f) abuf->fields.sfmt_bbi.f
  1239. int UNUSED written = 0;
  1240. IADDR UNUSED pc = abuf->addr;
  1241. SEM_BRANCH_INIT
  1242. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1243. if (EQSI (ANDSI (GET_H_GR (FLD (f_rs)), 255), ANDSI (GET_H_GR (FLD (f_rt)), 255))) {
  1244. {
  1245. {
  1246. USI opval = FLD (i_offset);
  1247. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  1248. written |= (1 << 3);
  1249. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  1250. }
  1251. }
  1252. }
  1253. abuf->written = written;
  1254. SEM_BRANCH_FINI (vpc);
  1255. #undef FLD
  1256. }
  1257. NEXT (vpc);
  1258. CASE (sem, INSN_BMB1) : /* bmb1 $rs,$rt,$offset */
  1259. {
  1260. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1261. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1262. #define FLD(f) abuf->fields.sfmt_bbi.f
  1263. int UNUSED written = 0;
  1264. IADDR UNUSED pc = abuf->addr;
  1265. SEM_BRANCH_INIT
  1266. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1267. if (EQSI (ANDSI (GET_H_GR (FLD (f_rs)), 65280), ANDSI (GET_H_GR (FLD (f_rt)), 65280))) {
  1268. {
  1269. {
  1270. USI opval = FLD (i_offset);
  1271. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  1272. written |= (1 << 3);
  1273. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  1274. }
  1275. }
  1276. }
  1277. abuf->written = written;
  1278. SEM_BRANCH_FINI (vpc);
  1279. #undef FLD
  1280. }
  1281. NEXT (vpc);
  1282. CASE (sem, INSN_BMB2) : /* bmb2 $rs,$rt,$offset */
  1283. {
  1284. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1285. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1286. #define FLD(f) abuf->fields.sfmt_bbi.f
  1287. int UNUSED written = 0;
  1288. IADDR UNUSED pc = abuf->addr;
  1289. SEM_BRANCH_INIT
  1290. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1291. if (EQSI (ANDSI (GET_H_GR (FLD (f_rs)), 16711680), ANDSI (GET_H_GR (FLD (f_rt)), 16711680))) {
  1292. {
  1293. {
  1294. USI opval = FLD (i_offset);
  1295. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  1296. written |= (1 << 3);
  1297. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  1298. }
  1299. }
  1300. }
  1301. abuf->written = written;
  1302. SEM_BRANCH_FINI (vpc);
  1303. #undef FLD
  1304. }
  1305. NEXT (vpc);
  1306. CASE (sem, INSN_BMB3) : /* bmb3 $rs,$rt,$offset */
  1307. {
  1308. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1309. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1310. #define FLD(f) abuf->fields.sfmt_bbi.f
  1311. int UNUSED written = 0;
  1312. IADDR UNUSED pc = abuf->addr;
  1313. SEM_BRANCH_INIT
  1314. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1315. if (EQSI (ANDSI (GET_H_GR (FLD (f_rs)), 0xff000000), ANDSI (GET_H_GR (FLD (f_rt)), 0xff000000))) {
  1316. {
  1317. {
  1318. USI opval = FLD (i_offset);
  1319. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  1320. written |= (1 << 3);
  1321. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  1322. }
  1323. }
  1324. }
  1325. abuf->written = written;
  1326. SEM_BRANCH_FINI (vpc);
  1327. #undef FLD
  1328. }
  1329. NEXT (vpc);
  1330. CASE (sem, INSN_BNE) : /* bne $rs,$rt,$offset */
  1331. {
  1332. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1333. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1334. #define FLD(f) abuf->fields.sfmt_bbi.f
  1335. int UNUSED written = 0;
  1336. IADDR UNUSED pc = abuf->addr;
  1337. SEM_BRANCH_INIT
  1338. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1339. if (NESI (GET_H_GR (FLD (f_rs)), GET_H_GR (FLD (f_rt)))) {
  1340. {
  1341. {
  1342. USI opval = FLD (i_offset);
  1343. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  1344. written |= (1 << 3);
  1345. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  1346. }
  1347. }
  1348. }
  1349. abuf->written = written;
  1350. SEM_BRANCH_FINI (vpc);
  1351. #undef FLD
  1352. }
  1353. NEXT (vpc);
  1354. CASE (sem, INSN_BNEL) : /* bnel $rs,$rt,$offset */
  1355. {
  1356. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1357. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1358. #define FLD(f) abuf->fields.sfmt_bbi.f
  1359. int UNUSED written = 0;
  1360. IADDR UNUSED pc = abuf->addr;
  1361. SEM_BRANCH_INIT
  1362. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1363. if (NESI (GET_H_GR (FLD (f_rs)), GET_H_GR (FLD (f_rt)))) {
  1364. {
  1365. {
  1366. USI opval = FLD (i_offset);
  1367. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  1368. written |= (1 << 3);
  1369. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  1370. }
  1371. }
  1372. } else {
  1373. if (1)
  1374. SEM_SKIP_INSN (current_cpu, sem_arg, vpc);
  1375. }
  1376. abuf->written = written;
  1377. SEM_BRANCH_FINI (vpc);
  1378. #undef FLD
  1379. }
  1380. NEXT (vpc);
  1381. CASE (sem, INSN_JALR) : /* jalr $rd,$rs */
  1382. {
  1383. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1384. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1385. #define FLD(f) abuf->fields.sfmt_mrgb.f
  1386. int UNUSED written = 0;
  1387. IADDR UNUSED pc = abuf->addr;
  1388. SEM_BRANCH_INIT
  1389. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1390. {
  1391. {
  1392. {
  1393. SI opval = ADDSI (pc, 8);
  1394. SET_H_GR (FLD (f_rd), opval);
  1395. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1396. }
  1397. {
  1398. USI opval = GET_H_GR (FLD (f_rs));
  1399. SEM_BRANCH_VIA_ADDR (current_cpu, sem_arg, opval, vpc);
  1400. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  1401. }
  1402. }
  1403. }
  1404. SEM_BRANCH_FINI (vpc);
  1405. #undef FLD
  1406. }
  1407. NEXT (vpc);
  1408. CASE (sem, INSN_JR) : /* jr $rs */
  1409. {
  1410. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1411. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1412. #define FLD(f) abuf->fields.sfmt_bbi.f
  1413. int UNUSED written = 0;
  1414. IADDR UNUSED pc = abuf->addr;
  1415. SEM_BRANCH_INIT
  1416. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1417. {
  1418. {
  1419. USI opval = GET_H_GR (FLD (f_rs));
  1420. SEM_BRANCH_VIA_ADDR (current_cpu, sem_arg, opval, vpc);
  1421. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  1422. }
  1423. }
  1424. SEM_BRANCH_FINI (vpc);
  1425. #undef FLD
  1426. }
  1427. NEXT (vpc);
  1428. CASE (sem, INSN_LB) : /* lb $rt,$lo16($base) */
  1429. {
  1430. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1431. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1432. #define FLD(f) abuf->fields.sfmt_addi.f
  1433. int UNUSED written = 0;
  1434. IADDR UNUSED pc = abuf->addr;
  1435. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1436. {
  1437. SI opval = EXTQISI (GETMEMQI (current_cpu, pc, ADDSI (GET_H_GR (FLD (f_rs)), EXTHISI (TRUNCSIHI (FLD (f_imm))))));
  1438. SET_H_GR (FLD (f_rt), opval);
  1439. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1440. }
  1441. #undef FLD
  1442. }
  1443. NEXT (vpc);
  1444. CASE (sem, INSN_LBU) : /* lbu $rt,$lo16($base) */
  1445. {
  1446. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1447. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1448. #define FLD(f) abuf->fields.sfmt_addi.f
  1449. int UNUSED written = 0;
  1450. IADDR UNUSED pc = abuf->addr;
  1451. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1452. {
  1453. SI opval = ZEXTQISI (GETMEMQI (current_cpu, pc, ADDSI (GET_H_GR (FLD (f_rs)), EXTHISI (TRUNCSIHI (FLD (f_imm))))));
  1454. SET_H_GR (FLD (f_rt), opval);
  1455. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1456. }
  1457. #undef FLD
  1458. }
  1459. NEXT (vpc);
  1460. CASE (sem, INSN_LH) : /* lh $rt,$lo16($base) */
  1461. {
  1462. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1463. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1464. #define FLD(f) abuf->fields.sfmt_addi.f
  1465. int UNUSED written = 0;
  1466. IADDR UNUSED pc = abuf->addr;
  1467. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1468. {
  1469. SI opval = EXTHISI (GETMEMHI (current_cpu, pc, ADDSI (GET_H_GR (FLD (f_rs)), EXTHISI (TRUNCSIHI (FLD (f_imm))))));
  1470. SET_H_GR (FLD (f_rt), opval);
  1471. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1472. }
  1473. #undef FLD
  1474. }
  1475. NEXT (vpc);
  1476. CASE (sem, INSN_LHU) : /* lhu $rt,$lo16($base) */
  1477. {
  1478. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1479. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1480. #define FLD(f) abuf->fields.sfmt_addi.f
  1481. int UNUSED written = 0;
  1482. IADDR UNUSED pc = abuf->addr;
  1483. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1484. {
  1485. SI opval = ZEXTHISI (GETMEMHI (current_cpu, pc, ADDSI (GET_H_GR (FLD (f_rs)), EXTHISI (TRUNCSIHI (FLD (f_imm))))));
  1486. SET_H_GR (FLD (f_rt), opval);
  1487. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1488. }
  1489. #undef FLD
  1490. }
  1491. NEXT (vpc);
  1492. CASE (sem, INSN_LUI) : /* lui $rt,$hi16 */
  1493. {
  1494. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1495. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1496. #define FLD(f) abuf->fields.sfmt_addi.f
  1497. int UNUSED written = 0;
  1498. IADDR UNUSED pc = abuf->addr;
  1499. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1500. {
  1501. SI opval = SLLSI (FLD (f_imm), 16);
  1502. SET_H_GR (FLD (f_rt), opval);
  1503. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1504. }
  1505. #undef FLD
  1506. }
  1507. NEXT (vpc);
  1508. CASE (sem, INSN_LW) : /* lw $rt,$lo16($base) */
  1509. {
  1510. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1511. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1512. #define FLD(f) abuf->fields.sfmt_addi.f
  1513. int UNUSED written = 0;
  1514. IADDR UNUSED pc = abuf->addr;
  1515. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1516. {
  1517. SI opval = GETMEMSI (current_cpu, pc, ADDSI (GET_H_GR (FLD (f_rs)), EXTHISI (TRUNCSIHI (FLD (f_imm)))));
  1518. SET_H_GR (FLD (f_rt), opval);
  1519. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1520. }
  1521. #undef FLD
  1522. }
  1523. NEXT (vpc);
  1524. CASE (sem, INSN_SB) : /* sb $rt,$lo16($base) */
  1525. {
  1526. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1527. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1528. #define FLD(f) abuf->fields.sfmt_addi.f
  1529. int UNUSED written = 0;
  1530. IADDR UNUSED pc = abuf->addr;
  1531. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1532. {
  1533. QI opval = ANDQI (GET_H_GR (FLD (f_rt)), 255);
  1534. SETMEMQI (current_cpu, pc, ADDSI (GET_H_GR (FLD (f_rs)), EXTHISI (TRUNCSIHI (FLD (f_imm)))), opval);
  1535. CGEN_TRACE_RESULT (current_cpu, abuf, "memory", 'x', opval);
  1536. }
  1537. #undef FLD
  1538. }
  1539. NEXT (vpc);
  1540. CASE (sem, INSN_SH) : /* sh $rt,$lo16($base) */
  1541. {
  1542. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1543. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1544. #define FLD(f) abuf->fields.sfmt_addi.f
  1545. int UNUSED written = 0;
  1546. IADDR UNUSED pc = abuf->addr;
  1547. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1548. {
  1549. HI opval = ANDHI (GET_H_GR (FLD (f_rt)), 65535);
  1550. SETMEMHI (current_cpu, pc, ADDSI (GET_H_GR (FLD (f_rs)), EXTHISI (TRUNCSIHI (FLD (f_imm)))), opval);
  1551. CGEN_TRACE_RESULT (current_cpu, abuf, "memory", 'x', opval);
  1552. }
  1553. #undef FLD
  1554. }
  1555. NEXT (vpc);
  1556. CASE (sem, INSN_SW) : /* sw $rt,$lo16($base) */
  1557. {
  1558. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1559. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1560. #define FLD(f) abuf->fields.sfmt_addi.f
  1561. int UNUSED written = 0;
  1562. IADDR UNUSED pc = abuf->addr;
  1563. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1564. {
  1565. SI opval = GET_H_GR (FLD (f_rt));
  1566. SETMEMSI (current_cpu, pc, ADDSI (GET_H_GR (FLD (f_rs)), EXTHISI (TRUNCSIHI (FLD (f_imm)))), opval);
  1567. CGEN_TRACE_RESULT (current_cpu, abuf, "memory", 'x', opval);
  1568. }
  1569. #undef FLD
  1570. }
  1571. NEXT (vpc);
  1572. CASE (sem, INSN_BREAK) : /* break */
  1573. {
  1574. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1575. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1576. #define FLD(f) abuf->fields.sfmt_empty.f
  1577. int UNUSED written = 0;
  1578. IADDR UNUSED pc = abuf->addr;
  1579. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1580. do_break (current_cpu, pc);
  1581. #undef FLD
  1582. }
  1583. NEXT (vpc);
  1584. CASE (sem, INSN_SYSCALL) : /* syscall */
  1585. {
  1586. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1587. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1588. #define FLD(f) abuf->fields.sfmt_empty.f
  1589. int UNUSED written = 0;
  1590. IADDR pc = abuf->addr;
  1591. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1592. do_syscall (current_cpu, pc);
  1593. #undef FLD
  1594. }
  1595. NEXT (vpc);
  1596. CASE (sem, INSN_ANDOUI) : /* andoui $rt,$rs,$hi16 */
  1597. {
  1598. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1599. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1600. #define FLD(f) abuf->fields.sfmt_addi.f
  1601. int UNUSED written = 0;
  1602. IADDR UNUSED pc = abuf->addr;
  1603. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1604. {
  1605. SI opval = ANDSI (GET_H_GR (FLD (f_rs)), ORSI (SLLSI (FLD (f_imm), 16), 65535));
  1606. SET_H_GR (FLD (f_rt), opval);
  1607. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1608. }
  1609. #undef FLD
  1610. }
  1611. NEXT (vpc);
  1612. CASE (sem, INSN_ORUI) : /* orui $rt,$rs,$hi16 */
  1613. {
  1614. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1615. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1616. #define FLD(f) abuf->fields.sfmt_addi.f
  1617. int UNUSED written = 0;
  1618. IADDR UNUSED pc = abuf->addr;
  1619. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1620. {
  1621. SI opval = ORSI (GET_H_GR (FLD (f_rs)), SLLSI (FLD (f_imm), 16));
  1622. SET_H_GR (FLD (f_rt), opval);
  1623. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1624. }
  1625. #undef FLD
  1626. }
  1627. NEXT (vpc);
  1628. CASE (sem, INSN_BGTZ) : /* bgtz $rs,$offset */
  1629. {
  1630. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1631. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1632. #define FLD(f) abuf->fields.sfmt_bbi.f
  1633. int UNUSED written = 0;
  1634. IADDR UNUSED pc = abuf->addr;
  1635. SEM_BRANCH_INIT
  1636. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1637. if (GTSI (GET_H_GR (FLD (f_rs)), 0)) {
  1638. {
  1639. {
  1640. USI opval = FLD (i_offset);
  1641. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  1642. written |= (1 << 2);
  1643. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  1644. }
  1645. }
  1646. }
  1647. abuf->written = written;
  1648. SEM_BRANCH_FINI (vpc);
  1649. #undef FLD
  1650. }
  1651. NEXT (vpc);
  1652. CASE (sem, INSN_BGTZL) : /* bgtzl $rs,$offset */
  1653. {
  1654. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1655. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1656. #define FLD(f) abuf->fields.sfmt_bbi.f
  1657. int UNUSED written = 0;
  1658. IADDR UNUSED pc = abuf->addr;
  1659. SEM_BRANCH_INIT
  1660. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1661. if (GTSI (GET_H_GR (FLD (f_rs)), 0)) {
  1662. {
  1663. {
  1664. USI opval = FLD (i_offset);
  1665. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  1666. written |= (1 << 2);
  1667. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  1668. }
  1669. }
  1670. } else {
  1671. if (1)
  1672. SEM_SKIP_INSN (current_cpu, sem_arg, vpc);
  1673. }
  1674. abuf->written = written;
  1675. SEM_BRANCH_FINI (vpc);
  1676. #undef FLD
  1677. }
  1678. NEXT (vpc);
  1679. CASE (sem, INSN_BLEZ) : /* blez $rs,$offset */
  1680. {
  1681. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1682. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1683. #define FLD(f) abuf->fields.sfmt_bbi.f
  1684. int UNUSED written = 0;
  1685. IADDR UNUSED pc = abuf->addr;
  1686. SEM_BRANCH_INIT
  1687. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1688. if (LESI (GET_H_GR (FLD (f_rs)), 0)) {
  1689. {
  1690. {
  1691. USI opval = FLD (i_offset);
  1692. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  1693. written |= (1 << 2);
  1694. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  1695. }
  1696. }
  1697. }
  1698. abuf->written = written;
  1699. SEM_BRANCH_FINI (vpc);
  1700. #undef FLD
  1701. }
  1702. NEXT (vpc);
  1703. CASE (sem, INSN_BLEZL) : /* blezl $rs,$offset */
  1704. {
  1705. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1706. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1707. #define FLD(f) abuf->fields.sfmt_bbi.f
  1708. int UNUSED written = 0;
  1709. IADDR UNUSED pc = abuf->addr;
  1710. SEM_BRANCH_INIT
  1711. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1712. if (LESI (GET_H_GR (FLD (f_rs)), 0)) {
  1713. {
  1714. {
  1715. USI opval = FLD (i_offset);
  1716. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  1717. written |= (1 << 2);
  1718. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  1719. }
  1720. }
  1721. } else {
  1722. if (1)
  1723. SEM_SKIP_INSN (current_cpu, sem_arg, vpc);
  1724. }
  1725. abuf->written = written;
  1726. SEM_BRANCH_FINI (vpc);
  1727. #undef FLD
  1728. }
  1729. NEXT (vpc);
  1730. CASE (sem, INSN_MRGB) : /* mrgb $rd,$rs,$rt,$mask */
  1731. {
  1732. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1733. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1734. #define FLD(f) abuf->fields.sfmt_mrgb.f
  1735. int UNUSED written = 0;
  1736. IADDR UNUSED pc = abuf->addr;
  1737. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1738. {
  1739. SI tmp_temp;
  1740. if (NOTSI (ANDSI (FLD (f_mask), SLLSI (1, 0)))) {
  1741. tmp_temp = ANDSI (GET_H_GR (FLD (f_rs)), 255);
  1742. } else {
  1743. tmp_temp = ANDSI (GET_H_GR (FLD (f_rt)), 255);
  1744. }
  1745. if (NOTSI (ANDSI (FLD (f_mask), SLLSI (1, 1)))) {
  1746. tmp_temp = ORSI (tmp_temp, ANDSI (GET_H_GR (FLD (f_rs)), 65280));
  1747. } else {
  1748. tmp_temp = ORSI (tmp_temp, ANDSI (GET_H_GR (FLD (f_rt)), 65280));
  1749. }
  1750. if (NOTSI (ANDSI (FLD (f_mask), SLLSI (1, 2)))) {
  1751. tmp_temp = ORSI (tmp_temp, ANDSI (GET_H_GR (FLD (f_rs)), 16711680));
  1752. } else {
  1753. tmp_temp = ORSI (tmp_temp, ANDSI (GET_H_GR (FLD (f_rt)), 16711680));
  1754. }
  1755. if (NOTSI (ANDSI (FLD (f_mask), SLLSI (1, 3)))) {
  1756. tmp_temp = ORSI (tmp_temp, ANDSI (GET_H_GR (FLD (f_rs)), 0xff000000));
  1757. } else {
  1758. tmp_temp = ORSI (tmp_temp, ANDSI (GET_H_GR (FLD (f_rt)), 0xff000000));
  1759. }
  1760. {
  1761. SI opval = tmp_temp;
  1762. SET_H_GR (FLD (f_rd), opval);
  1763. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1764. }
  1765. }
  1766. #undef FLD
  1767. }
  1768. NEXT (vpc);
  1769. CASE (sem, INSN_BCTXT) : /* bctxt $rs,$offset */
  1770. {
  1771. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1772. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1773. #define FLD(f) abuf->fields.sfmt_empty.f
  1774. int UNUSED written = 0;
  1775. IADDR UNUSED pc = abuf->addr;
  1776. SEM_BRANCH_INIT
  1777. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1778. ((void) 0); /*nop*/
  1779. SEM_BRANCH_FINI (vpc);
  1780. #undef FLD
  1781. }
  1782. NEXT (vpc);
  1783. CASE (sem, INSN_BC0F) : /* bc0f $offset */
  1784. {
  1785. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1786. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1787. #define FLD(f) abuf->fields.sfmt_empty.f
  1788. int UNUSED written = 0;
  1789. IADDR UNUSED pc = abuf->addr;
  1790. SEM_BRANCH_INIT
  1791. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1792. ((void) 0); /*nop*/
  1793. SEM_BRANCH_FINI (vpc);
  1794. #undef FLD
  1795. }
  1796. NEXT (vpc);
  1797. CASE (sem, INSN_BC0FL) : /* bc0fl $offset */
  1798. {
  1799. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1800. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1801. #define FLD(f) abuf->fields.sfmt_empty.f
  1802. int UNUSED written = 0;
  1803. IADDR UNUSED pc = abuf->addr;
  1804. SEM_BRANCH_INIT
  1805. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1806. ((void) 0); /*nop*/
  1807. SEM_BRANCH_FINI (vpc);
  1808. #undef FLD
  1809. }
  1810. NEXT (vpc);
  1811. CASE (sem, INSN_BC3F) : /* bc3f $offset */
  1812. {
  1813. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1814. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1815. #define FLD(f) abuf->fields.sfmt_empty.f
  1816. int UNUSED written = 0;
  1817. IADDR UNUSED pc = abuf->addr;
  1818. SEM_BRANCH_INIT
  1819. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1820. ((void) 0); /*nop*/
  1821. SEM_BRANCH_FINI (vpc);
  1822. #undef FLD
  1823. }
  1824. NEXT (vpc);
  1825. CASE (sem, INSN_BC3FL) : /* bc3fl $offset */
  1826. {
  1827. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1828. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1829. #define FLD(f) abuf->fields.sfmt_empty.f
  1830. int UNUSED written = 0;
  1831. IADDR UNUSED pc = abuf->addr;
  1832. SEM_BRANCH_INIT
  1833. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1834. ((void) 0); /*nop*/
  1835. SEM_BRANCH_FINI (vpc);
  1836. #undef FLD
  1837. }
  1838. NEXT (vpc);
  1839. CASE (sem, INSN_BC0T) : /* bc0t $offset */
  1840. {
  1841. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1842. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1843. #define FLD(f) abuf->fields.sfmt_empty.f
  1844. int UNUSED written = 0;
  1845. IADDR UNUSED pc = abuf->addr;
  1846. SEM_BRANCH_INIT
  1847. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1848. ((void) 0); /*nop*/
  1849. SEM_BRANCH_FINI (vpc);
  1850. #undef FLD
  1851. }
  1852. NEXT (vpc);
  1853. CASE (sem, INSN_BC0TL) : /* bc0tl $offset */
  1854. {
  1855. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1856. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1857. #define FLD(f) abuf->fields.sfmt_empty.f
  1858. int UNUSED written = 0;
  1859. IADDR UNUSED pc = abuf->addr;
  1860. SEM_BRANCH_INIT
  1861. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1862. ((void) 0); /*nop*/
  1863. SEM_BRANCH_FINI (vpc);
  1864. #undef FLD
  1865. }
  1866. NEXT (vpc);
  1867. CASE (sem, INSN_BC3T) : /* bc3t $offset */
  1868. {
  1869. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1870. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1871. #define FLD(f) abuf->fields.sfmt_empty.f
  1872. int UNUSED written = 0;
  1873. IADDR UNUSED pc = abuf->addr;
  1874. SEM_BRANCH_INIT
  1875. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1876. ((void) 0); /*nop*/
  1877. SEM_BRANCH_FINI (vpc);
  1878. #undef FLD
  1879. }
  1880. NEXT (vpc);
  1881. CASE (sem, INSN_BC3TL) : /* bc3tl $offset */
  1882. {
  1883. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1884. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1885. #define FLD(f) abuf->fields.sfmt_empty.f
  1886. int UNUSED written = 0;
  1887. IADDR UNUSED pc = abuf->addr;
  1888. SEM_BRANCH_INIT
  1889. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1890. ((void) 0); /*nop*/
  1891. SEM_BRANCH_FINI (vpc);
  1892. #undef FLD
  1893. }
  1894. NEXT (vpc);
  1895. CASE (sem, INSN_CFC0) : /* cfc0 $rt,$rd */
  1896. {
  1897. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1898. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1899. #define FLD(f) abuf->fields.sfmt_empty.f
  1900. int UNUSED written = 0;
  1901. IADDR UNUSED pc = abuf->addr;
  1902. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1903. ((void) 0); /*nop*/
  1904. #undef FLD
  1905. }
  1906. NEXT (vpc);
  1907. CASE (sem, INSN_CFC1) : /* cfc1 $rt,$rd */
  1908. {
  1909. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1910. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1911. #define FLD(f) abuf->fields.sfmt_empty.f
  1912. int UNUSED written = 0;
  1913. IADDR UNUSED pc = abuf->addr;
  1914. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1915. ((void) 0); /*nop*/
  1916. #undef FLD
  1917. }
  1918. NEXT (vpc);
  1919. CASE (sem, INSN_CFC2) : /* cfc2 $rt,$rd */
  1920. {
  1921. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1922. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1923. #define FLD(f) abuf->fields.sfmt_empty.f
  1924. int UNUSED written = 0;
  1925. IADDR UNUSED pc = abuf->addr;
  1926. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1927. ((void) 0); /*nop*/
  1928. #undef FLD
  1929. }
  1930. NEXT (vpc);
  1931. CASE (sem, INSN_CFC3) : /* cfc3 $rt,$rd */
  1932. {
  1933. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1934. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1935. #define FLD(f) abuf->fields.sfmt_empty.f
  1936. int UNUSED written = 0;
  1937. IADDR UNUSED pc = abuf->addr;
  1938. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1939. ((void) 0); /*nop*/
  1940. #undef FLD
  1941. }
  1942. NEXT (vpc);
  1943. CASE (sem, INSN_CHKHDR) : /* chkhdr $rd,$rt */
  1944. {
  1945. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1946. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1947. #define FLD(f) abuf->fields.sfmt_empty.f
  1948. int UNUSED written = 0;
  1949. IADDR UNUSED pc = abuf->addr;
  1950. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1951. ((void) 0); /*nop*/
  1952. #undef FLD
  1953. }
  1954. NEXT (vpc);
  1955. CASE (sem, INSN_CTC0) : /* ctc0 $rt,$rd */
  1956. {
  1957. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1958. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1959. #define FLD(f) abuf->fields.sfmt_empty.f
  1960. int UNUSED written = 0;
  1961. IADDR UNUSED pc = abuf->addr;
  1962. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1963. ((void) 0); /*nop*/
  1964. #undef FLD
  1965. }
  1966. NEXT (vpc);
  1967. CASE (sem, INSN_CTC1) : /* ctc1 $rt,$rd */
  1968. {
  1969. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1970. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1971. #define FLD(f) abuf->fields.sfmt_empty.f
  1972. int UNUSED written = 0;
  1973. IADDR UNUSED pc = abuf->addr;
  1974. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1975. ((void) 0); /*nop*/
  1976. #undef FLD
  1977. }
  1978. NEXT (vpc);
  1979. CASE (sem, INSN_CTC2) : /* ctc2 $rt,$rd */
  1980. {
  1981. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1982. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1983. #define FLD(f) abuf->fields.sfmt_empty.f
  1984. int UNUSED written = 0;
  1985. IADDR UNUSED pc = abuf->addr;
  1986. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1987. ((void) 0); /*nop*/
  1988. #undef FLD
  1989. }
  1990. NEXT (vpc);
  1991. CASE (sem, INSN_CTC3) : /* ctc3 $rt,$rd */
  1992. {
  1993. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1994. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1995. #define FLD(f) abuf->fields.sfmt_empty.f
  1996. int UNUSED written = 0;
  1997. IADDR UNUSED pc = abuf->addr;
  1998. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1999. ((void) 0); /*nop*/
  2000. #undef FLD
  2001. }
  2002. NEXT (vpc);
  2003. CASE (sem, INSN_JCR) : /* jcr $rs */
  2004. {
  2005. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2006. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2007. #define FLD(f) abuf->fields.sfmt_empty.f
  2008. int UNUSED written = 0;
  2009. IADDR UNUSED pc = abuf->addr;
  2010. SEM_BRANCH_INIT
  2011. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2012. ((void) 0); /*nop*/
  2013. SEM_BRANCH_FINI (vpc);
  2014. #undef FLD
  2015. }
  2016. NEXT (vpc);
  2017. CASE (sem, INSN_LUC32) : /* luc32 $rt,$rd */
  2018. {
  2019. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2020. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2021. #define FLD(f) abuf->fields.sfmt_empty.f
  2022. int UNUSED written = 0;
  2023. IADDR UNUSED pc = abuf->addr;
  2024. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2025. ((void) 0); /*nop*/
  2026. #undef FLD
  2027. }
  2028. NEXT (vpc);
  2029. CASE (sem, INSN_LUC32L) : /* luc32l $rt,$rd */
  2030. {
  2031. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2032. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2033. #define FLD(f) abuf->fields.sfmt_empty.f
  2034. int UNUSED written = 0;
  2035. IADDR UNUSED pc = abuf->addr;
  2036. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2037. ((void) 0); /*nop*/
  2038. #undef FLD
  2039. }
  2040. NEXT (vpc);
  2041. CASE (sem, INSN_LUC64) : /* luc64 $rt,$rd */
  2042. {
  2043. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2044. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2045. #define FLD(f) abuf->fields.sfmt_empty.f
  2046. int UNUSED written = 0;
  2047. IADDR UNUSED pc = abuf->addr;
  2048. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2049. ((void) 0); /*nop*/
  2050. #undef FLD
  2051. }
  2052. NEXT (vpc);
  2053. CASE (sem, INSN_LUC64L) : /* luc64l $rt,$rd */
  2054. {
  2055. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2056. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2057. #define FLD(f) abuf->fields.sfmt_empty.f
  2058. int UNUSED written = 0;
  2059. IADDR UNUSED pc = abuf->addr;
  2060. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2061. ((void) 0); /*nop*/
  2062. #undef FLD
  2063. }
  2064. NEXT (vpc);
  2065. CASE (sem, INSN_LUK) : /* luk $rt,$rd */
  2066. {
  2067. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2068. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2069. #define FLD(f) abuf->fields.sfmt_empty.f
  2070. int UNUSED written = 0;
  2071. IADDR UNUSED pc = abuf->addr;
  2072. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2073. ((void) 0); /*nop*/
  2074. #undef FLD
  2075. }
  2076. NEXT (vpc);
  2077. CASE (sem, INSN_LULCK) : /* lulck $rt */
  2078. {
  2079. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2080. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2081. #define FLD(f) abuf->fields.sfmt_empty.f
  2082. int UNUSED written = 0;
  2083. IADDR UNUSED pc = abuf->addr;
  2084. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2085. ((void) 0); /*nop*/
  2086. #undef FLD
  2087. }
  2088. NEXT (vpc);
  2089. CASE (sem, INSN_LUM32) : /* lum32 $rt,$rd */
  2090. {
  2091. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2092. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2093. #define FLD(f) abuf->fields.sfmt_empty.f
  2094. int UNUSED written = 0;
  2095. IADDR UNUSED pc = abuf->addr;
  2096. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2097. ((void) 0); /*nop*/
  2098. #undef FLD
  2099. }
  2100. NEXT (vpc);
  2101. CASE (sem, INSN_LUM32L) : /* lum32l $rt,$rd */
  2102. {
  2103. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2104. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2105. #define FLD(f) abuf->fields.sfmt_empty.f
  2106. int UNUSED written = 0;
  2107. IADDR UNUSED pc = abuf->addr;
  2108. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2109. ((void) 0); /*nop*/
  2110. #undef FLD
  2111. }
  2112. NEXT (vpc);
  2113. CASE (sem, INSN_LUM64) : /* lum64 $rt,$rd */
  2114. {
  2115. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2116. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2117. #define FLD(f) abuf->fields.sfmt_empty.f
  2118. int UNUSED written = 0;
  2119. IADDR UNUSED pc = abuf->addr;
  2120. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2121. ((void) 0); /*nop*/
  2122. #undef FLD
  2123. }
  2124. NEXT (vpc);
  2125. CASE (sem, INSN_LUM64L) : /* lum64l $rt,$rd */
  2126. {
  2127. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2128. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2129. #define FLD(f) abuf->fields.sfmt_empty.f
  2130. int UNUSED written = 0;
  2131. IADDR UNUSED pc = abuf->addr;
  2132. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2133. ((void) 0); /*nop*/
  2134. #undef FLD
  2135. }
  2136. NEXT (vpc);
  2137. CASE (sem, INSN_LUR) : /* lur $rt,$rd */
  2138. {
  2139. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2140. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2141. #define FLD(f) abuf->fields.sfmt_empty.f
  2142. int UNUSED written = 0;
  2143. IADDR UNUSED pc = abuf->addr;
  2144. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2145. ((void) 0); /*nop*/
  2146. #undef FLD
  2147. }
  2148. NEXT (vpc);
  2149. CASE (sem, INSN_LURL) : /* lurl $rt,$rd */
  2150. {
  2151. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2152. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2153. #define FLD(f) abuf->fields.sfmt_empty.f
  2154. int UNUSED written = 0;
  2155. IADDR UNUSED pc = abuf->addr;
  2156. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2157. ((void) 0); /*nop*/
  2158. #undef FLD
  2159. }
  2160. NEXT (vpc);
  2161. CASE (sem, INSN_LUULCK) : /* luulck $rt */
  2162. {
  2163. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2164. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2165. #define FLD(f) abuf->fields.sfmt_empty.f
  2166. int UNUSED written = 0;
  2167. IADDR UNUSED pc = abuf->addr;
  2168. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2169. ((void) 0); /*nop*/
  2170. #undef FLD
  2171. }
  2172. NEXT (vpc);
  2173. CASE (sem, INSN_MFC0) : /* mfc0 $rt,$rd */
  2174. {
  2175. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2176. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2177. #define FLD(f) abuf->fields.sfmt_empty.f
  2178. int UNUSED written = 0;
  2179. IADDR UNUSED pc = abuf->addr;
  2180. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2181. ((void) 0); /*nop*/
  2182. #undef FLD
  2183. }
  2184. NEXT (vpc);
  2185. CASE (sem, INSN_MFC1) : /* mfc1 $rt,$rd */
  2186. {
  2187. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2188. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2189. #define FLD(f) abuf->fields.sfmt_empty.f
  2190. int UNUSED written = 0;
  2191. IADDR UNUSED pc = abuf->addr;
  2192. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2193. ((void) 0); /*nop*/
  2194. #undef FLD
  2195. }
  2196. NEXT (vpc);
  2197. CASE (sem, INSN_MFC2) : /* mfc2 $rt,$rd */
  2198. {
  2199. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2200. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2201. #define FLD(f) abuf->fields.sfmt_empty.f
  2202. int UNUSED written = 0;
  2203. IADDR UNUSED pc = abuf->addr;
  2204. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2205. ((void) 0); /*nop*/
  2206. #undef FLD
  2207. }
  2208. NEXT (vpc);
  2209. CASE (sem, INSN_MFC3) : /* mfc3 $rt,$rd */
  2210. {
  2211. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2212. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2213. #define FLD(f) abuf->fields.sfmt_empty.f
  2214. int UNUSED written = 0;
  2215. IADDR UNUSED pc = abuf->addr;
  2216. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2217. ((void) 0); /*nop*/
  2218. #undef FLD
  2219. }
  2220. NEXT (vpc);
  2221. CASE (sem, INSN_MTC0) : /* mtc0 $rt,$rd */
  2222. {
  2223. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2224. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2225. #define FLD(f) abuf->fields.sfmt_empty.f
  2226. int UNUSED written = 0;
  2227. IADDR UNUSED pc = abuf->addr;
  2228. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2229. ((void) 0); /*nop*/
  2230. #undef FLD
  2231. }
  2232. NEXT (vpc);
  2233. CASE (sem, INSN_MTC1) : /* mtc1 $rt,$rd */
  2234. {
  2235. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2236. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2237. #define FLD(f) abuf->fields.sfmt_empty.f
  2238. int UNUSED written = 0;
  2239. IADDR UNUSED pc = abuf->addr;
  2240. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2241. ((void) 0); /*nop*/
  2242. #undef FLD
  2243. }
  2244. NEXT (vpc);
  2245. CASE (sem, INSN_MTC2) : /* mtc2 $rt,$rd */
  2246. {
  2247. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2248. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2249. #define FLD(f) abuf->fields.sfmt_empty.f
  2250. int UNUSED written = 0;
  2251. IADDR UNUSED pc = abuf->addr;
  2252. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2253. ((void) 0); /*nop*/
  2254. #undef FLD
  2255. }
  2256. NEXT (vpc);
  2257. CASE (sem, INSN_MTC3) : /* mtc3 $rt,$rd */
  2258. {
  2259. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2260. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2261. #define FLD(f) abuf->fields.sfmt_empty.f
  2262. int UNUSED written = 0;
  2263. IADDR UNUSED pc = abuf->addr;
  2264. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2265. ((void) 0); /*nop*/
  2266. #undef FLD
  2267. }
  2268. NEXT (vpc);
  2269. CASE (sem, INSN_PKRL) : /* pkrl $rd,$rt */
  2270. {
  2271. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2272. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2273. #define FLD(f) abuf->fields.sfmt_empty.f
  2274. int UNUSED written = 0;
  2275. IADDR UNUSED pc = abuf->addr;
  2276. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2277. ((void) 0); /*nop*/
  2278. #undef FLD
  2279. }
  2280. NEXT (vpc);
  2281. CASE (sem, INSN_PKRLR1) : /* pkrlr1 $rt,$_index,$count */
  2282. {
  2283. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2284. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2285. #define FLD(f) abuf->fields.sfmt_empty.f
  2286. int UNUSED written = 0;
  2287. IADDR UNUSED pc = abuf->addr;
  2288. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2289. ((void) 0); /*nop*/
  2290. #undef FLD
  2291. }
  2292. NEXT (vpc);
  2293. CASE (sem, INSN_PKRLR30) : /* pkrlr30 $rt,$_index,$count */
  2294. {
  2295. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2296. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2297. #define FLD(f) abuf->fields.sfmt_empty.f
  2298. int UNUSED written = 0;
  2299. IADDR UNUSED pc = abuf->addr;
  2300. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2301. ((void) 0); /*nop*/
  2302. #undef FLD
  2303. }
  2304. NEXT (vpc);
  2305. CASE (sem, INSN_RB) : /* rb $rd,$rt */
  2306. {
  2307. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2308. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2309. #define FLD(f) abuf->fields.sfmt_empty.f
  2310. int UNUSED written = 0;
  2311. IADDR UNUSED pc = abuf->addr;
  2312. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2313. ((void) 0); /*nop*/
  2314. #undef FLD
  2315. }
  2316. NEXT (vpc);
  2317. CASE (sem, INSN_RBR1) : /* rbr1 $rt,$_index,$count */
  2318. {
  2319. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2320. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2321. #define FLD(f) abuf->fields.sfmt_empty.f
  2322. int UNUSED written = 0;
  2323. IADDR UNUSED pc = abuf->addr;
  2324. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2325. ((void) 0); /*nop*/
  2326. #undef FLD
  2327. }
  2328. NEXT (vpc);
  2329. CASE (sem, INSN_RBR30) : /* rbr30 $rt,$_index,$count */
  2330. {
  2331. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2332. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2333. #define FLD(f) abuf->fields.sfmt_empty.f
  2334. int UNUSED written = 0;
  2335. IADDR UNUSED pc = abuf->addr;
  2336. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2337. ((void) 0); /*nop*/
  2338. #undef FLD
  2339. }
  2340. NEXT (vpc);
  2341. CASE (sem, INSN_RFE) : /* rfe */
  2342. {
  2343. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2344. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2345. #define FLD(f) abuf->fields.sfmt_empty.f
  2346. int UNUSED written = 0;
  2347. IADDR UNUSED pc = abuf->addr;
  2348. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2349. ((void) 0); /*nop*/
  2350. #undef FLD
  2351. }
  2352. NEXT (vpc);
  2353. CASE (sem, INSN_RX) : /* rx $rd,$rt */
  2354. {
  2355. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2356. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2357. #define FLD(f) abuf->fields.sfmt_empty.f
  2358. int UNUSED written = 0;
  2359. IADDR UNUSED pc = abuf->addr;
  2360. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2361. ((void) 0); /*nop*/
  2362. #undef FLD
  2363. }
  2364. NEXT (vpc);
  2365. CASE (sem, INSN_RXR1) : /* rxr1 $rt,$_index,$count */
  2366. {
  2367. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2368. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2369. #define FLD(f) abuf->fields.sfmt_empty.f
  2370. int UNUSED written = 0;
  2371. IADDR UNUSED pc = abuf->addr;
  2372. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2373. ((void) 0); /*nop*/
  2374. #undef FLD
  2375. }
  2376. NEXT (vpc);
  2377. CASE (sem, INSN_RXR30) : /* rxr30 $rt,$_index,$count */
  2378. {
  2379. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2380. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2381. #define FLD(f) abuf->fields.sfmt_empty.f
  2382. int UNUSED written = 0;
  2383. IADDR UNUSED pc = abuf->addr;
  2384. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2385. ((void) 0); /*nop*/
  2386. #undef FLD
  2387. }
  2388. NEXT (vpc);
  2389. CASE (sem, INSN_SLEEP) : /* sleep */
  2390. {
  2391. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2392. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2393. #define FLD(f) abuf->fields.sfmt_empty.f
  2394. int UNUSED written = 0;
  2395. IADDR UNUSED pc = abuf->addr;
  2396. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2397. ((void) 0); /*nop*/
  2398. #undef FLD
  2399. }
  2400. NEXT (vpc);
  2401. CASE (sem, INSN_SRRD) : /* srrd $rt */
  2402. {
  2403. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2404. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2405. #define FLD(f) abuf->fields.sfmt_empty.f
  2406. int UNUSED written = 0;
  2407. IADDR UNUSED pc = abuf->addr;
  2408. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2409. ((void) 0); /*nop*/
  2410. #undef FLD
  2411. }
  2412. NEXT (vpc);
  2413. CASE (sem, INSN_SRRDL) : /* srrdl $rt */
  2414. {
  2415. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2416. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2417. #define FLD(f) abuf->fields.sfmt_empty.f
  2418. int UNUSED written = 0;
  2419. IADDR UNUSED pc = abuf->addr;
  2420. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2421. ((void) 0); /*nop*/
  2422. #undef FLD
  2423. }
  2424. NEXT (vpc);
  2425. CASE (sem, INSN_SRULCK) : /* srulck $rt */
  2426. {
  2427. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2428. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2429. #define FLD(f) abuf->fields.sfmt_empty.f
  2430. int UNUSED written = 0;
  2431. IADDR UNUSED pc = abuf->addr;
  2432. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2433. ((void) 0); /*nop*/
  2434. #undef FLD
  2435. }
  2436. NEXT (vpc);
  2437. CASE (sem, INSN_SRWR) : /* srwr $rt,$rd */
  2438. {
  2439. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2440. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2441. #define FLD(f) abuf->fields.sfmt_empty.f
  2442. int UNUSED written = 0;
  2443. IADDR UNUSED pc = abuf->addr;
  2444. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2445. ((void) 0); /*nop*/
  2446. #undef FLD
  2447. }
  2448. NEXT (vpc);
  2449. CASE (sem, INSN_SRWRU) : /* srwru $rt,$rd */
  2450. {
  2451. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2452. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2453. #define FLD(f) abuf->fields.sfmt_empty.f
  2454. int UNUSED written = 0;
  2455. IADDR UNUSED pc = abuf->addr;
  2456. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2457. ((void) 0); /*nop*/
  2458. #undef FLD
  2459. }
  2460. NEXT (vpc);
  2461. CASE (sem, INSN_TRAPQFL) : /* trapqfl */
  2462. {
  2463. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2464. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2465. #define FLD(f) abuf->fields.sfmt_empty.f
  2466. int UNUSED written = 0;
  2467. IADDR UNUSED pc = abuf->addr;
  2468. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2469. ((void) 0); /*nop*/
  2470. #undef FLD
  2471. }
  2472. NEXT (vpc);
  2473. CASE (sem, INSN_TRAPQNE) : /* trapqne */
  2474. {
  2475. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2476. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2477. #define FLD(f) abuf->fields.sfmt_empty.f
  2478. int UNUSED written = 0;
  2479. IADDR UNUSED pc = abuf->addr;
  2480. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2481. ((void) 0); /*nop*/
  2482. #undef FLD
  2483. }
  2484. NEXT (vpc);
  2485. CASE (sem, INSN_TRAPREL) : /* traprel $rt */
  2486. {
  2487. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2488. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2489. #define FLD(f) abuf->fields.sfmt_empty.f
  2490. int UNUSED written = 0;
  2491. IADDR UNUSED pc = abuf->addr;
  2492. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2493. ((void) 0); /*nop*/
  2494. #undef FLD
  2495. }
  2496. NEXT (vpc);
  2497. CASE (sem, INSN_WB) : /* wb $rd,$rt */
  2498. {
  2499. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2500. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2501. #define FLD(f) abuf->fields.sfmt_empty.f
  2502. int UNUSED written = 0;
  2503. IADDR UNUSED pc = abuf->addr;
  2504. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2505. ((void) 0); /*nop*/
  2506. #undef FLD
  2507. }
  2508. NEXT (vpc);
  2509. CASE (sem, INSN_WBU) : /* wbu $rd,$rt */
  2510. {
  2511. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2512. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2513. #define FLD(f) abuf->fields.sfmt_empty.f
  2514. int UNUSED written = 0;
  2515. IADDR UNUSED pc = abuf->addr;
  2516. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2517. ((void) 0); /*nop*/
  2518. #undef FLD
  2519. }
  2520. NEXT (vpc);
  2521. CASE (sem, INSN_WBR1) : /* wbr1 $rt,$_index,$count */
  2522. {
  2523. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2524. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2525. #define FLD(f) abuf->fields.sfmt_empty.f
  2526. int UNUSED written = 0;
  2527. IADDR UNUSED pc = abuf->addr;
  2528. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2529. ((void) 0); /*nop*/
  2530. #undef FLD
  2531. }
  2532. NEXT (vpc);
  2533. CASE (sem, INSN_WBR1U) : /* wbr1u $rt,$_index,$count */
  2534. {
  2535. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2536. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2537. #define FLD(f) abuf->fields.sfmt_empty.f
  2538. int UNUSED written = 0;
  2539. IADDR UNUSED pc = abuf->addr;
  2540. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2541. ((void) 0); /*nop*/
  2542. #undef FLD
  2543. }
  2544. NEXT (vpc);
  2545. CASE (sem, INSN_WBR30) : /* wbr30 $rt,$_index,$count */
  2546. {
  2547. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2548. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2549. #define FLD(f) abuf->fields.sfmt_empty.f
  2550. int UNUSED written = 0;
  2551. IADDR UNUSED pc = abuf->addr;
  2552. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2553. ((void) 0); /*nop*/
  2554. #undef FLD
  2555. }
  2556. NEXT (vpc);
  2557. CASE (sem, INSN_WBR30U) : /* wbr30u $rt,$_index,$count */
  2558. {
  2559. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2560. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2561. #define FLD(f) abuf->fields.sfmt_empty.f
  2562. int UNUSED written = 0;
  2563. IADDR UNUSED pc = abuf->addr;
  2564. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2565. ((void) 0); /*nop*/
  2566. #undef FLD
  2567. }
  2568. NEXT (vpc);
  2569. CASE (sem, INSN_WX) : /* wx $rd,$rt */
  2570. {
  2571. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2572. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2573. #define FLD(f) abuf->fields.sfmt_empty.f
  2574. int UNUSED written = 0;
  2575. IADDR UNUSED pc = abuf->addr;
  2576. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2577. ((void) 0); /*nop*/
  2578. #undef FLD
  2579. }
  2580. NEXT (vpc);
  2581. CASE (sem, INSN_WXU) : /* wxu $rd,$rt */
  2582. {
  2583. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2584. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2585. #define FLD(f) abuf->fields.sfmt_empty.f
  2586. int UNUSED written = 0;
  2587. IADDR UNUSED pc = abuf->addr;
  2588. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2589. ((void) 0); /*nop*/
  2590. #undef FLD
  2591. }
  2592. NEXT (vpc);
  2593. CASE (sem, INSN_WXR1) : /* wxr1 $rt,$_index,$count */
  2594. {
  2595. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2596. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2597. #define FLD(f) abuf->fields.sfmt_empty.f
  2598. int UNUSED written = 0;
  2599. IADDR UNUSED pc = abuf->addr;
  2600. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2601. ((void) 0); /*nop*/
  2602. #undef FLD
  2603. }
  2604. NEXT (vpc);
  2605. CASE (sem, INSN_WXR1U) : /* wxr1u $rt,$_index,$count */
  2606. {
  2607. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2608. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2609. #define FLD(f) abuf->fields.sfmt_empty.f
  2610. int UNUSED written = 0;
  2611. IADDR UNUSED pc = abuf->addr;
  2612. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2613. ((void) 0); /*nop*/
  2614. #undef FLD
  2615. }
  2616. NEXT (vpc);
  2617. CASE (sem, INSN_WXR30) : /* wxr30 $rt,$_index,$count */
  2618. {
  2619. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2620. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2621. #define FLD(f) abuf->fields.sfmt_empty.f
  2622. int UNUSED written = 0;
  2623. IADDR UNUSED pc = abuf->addr;
  2624. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2625. ((void) 0); /*nop*/
  2626. #undef FLD
  2627. }
  2628. NEXT (vpc);
  2629. CASE (sem, INSN_WXR30U) : /* wxr30u $rt,$_index,$count */
  2630. {
  2631. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2632. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2633. #define FLD(f) abuf->fields.sfmt_empty.f
  2634. int UNUSED written = 0;
  2635. IADDR UNUSED pc = abuf->addr;
  2636. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2637. ((void) 0); /*nop*/
  2638. #undef FLD
  2639. }
  2640. NEXT (vpc);
  2641. CASE (sem, INSN_LDW) : /* ldw $rt,$lo16($base) */
  2642. {
  2643. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2644. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2645. #define FLD(f) abuf->fields.sfmt_addi.f
  2646. int UNUSED written = 0;
  2647. IADDR UNUSED pc = abuf->addr;
  2648. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2649. {
  2650. SI tmp_addr;
  2651. tmp_addr = ANDSI (ADDSI (GET_H_GR (FLD (f_rs)), FLD (f_imm)), INVSI (3));
  2652. {
  2653. SI opval = GETMEMSI (current_cpu, pc, tmp_addr);
  2654. SET_H_GR (ADDSI (FLD (f_rt), 1), opval);
  2655. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  2656. }
  2657. {
  2658. SI opval = GETMEMSI (current_cpu, pc, ADDSI (tmp_addr, 4));
  2659. SET_H_GR (FLD (f_rt), opval);
  2660. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  2661. }
  2662. }
  2663. #undef FLD
  2664. }
  2665. NEXT (vpc);
  2666. CASE (sem, INSN_SDW) : /* sdw $rt,$lo16($base) */
  2667. {
  2668. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2669. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2670. #define FLD(f) abuf->fields.sfmt_addi.f
  2671. int UNUSED written = 0;
  2672. IADDR UNUSED pc = abuf->addr;
  2673. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2674. {
  2675. SI tmp_addr;
  2676. tmp_addr = ANDSI (ADDSI (GET_H_GR (FLD (f_rs)), FLD (f_imm)), INVSI (3));
  2677. {
  2678. SI opval = GET_H_GR (FLD (f_rt));
  2679. SETMEMSI (current_cpu, pc, ADDSI (tmp_addr, 4), opval);
  2680. CGEN_TRACE_RESULT (current_cpu, abuf, "memory", 'x', opval);
  2681. }
  2682. {
  2683. SI opval = GET_H_GR (ADDSI (FLD (f_rt), 1));
  2684. SETMEMSI (current_cpu, pc, tmp_addr, opval);
  2685. CGEN_TRACE_RESULT (current_cpu, abuf, "memory", 'x', opval);
  2686. }
  2687. }
  2688. #undef FLD
  2689. }
  2690. NEXT (vpc);
  2691. CASE (sem, INSN_J) : /* j $jmptarg */
  2692. {
  2693. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2694. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2695. #define FLD(f) abuf->fields.sfmt_j.f
  2696. int UNUSED written = 0;
  2697. IADDR UNUSED pc = abuf->addr;
  2698. SEM_BRANCH_INIT
  2699. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2700. {
  2701. {
  2702. USI opval = FLD (i_jmptarg);
  2703. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  2704. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  2705. }
  2706. }
  2707. SEM_BRANCH_FINI (vpc);
  2708. #undef FLD
  2709. }
  2710. NEXT (vpc);
  2711. CASE (sem, INSN_JAL) : /* jal $jmptarg */
  2712. {
  2713. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2714. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2715. #define FLD(f) abuf->fields.sfmt_j.f
  2716. int UNUSED written = 0;
  2717. IADDR UNUSED pc = abuf->addr;
  2718. SEM_BRANCH_INIT
  2719. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2720. {
  2721. {
  2722. {
  2723. SI opval = ADDSI (pc, 8);
  2724. SET_H_GR (((UINT) 31), opval);
  2725. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  2726. }
  2727. {
  2728. USI opval = FLD (i_jmptarg);
  2729. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  2730. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  2731. }
  2732. }
  2733. }
  2734. SEM_BRANCH_FINI (vpc);
  2735. #undef FLD
  2736. }
  2737. NEXT (vpc);
  2738. CASE (sem, INSN_BMB) : /* bmb $rs,$rt,$offset */
  2739. {
  2740. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2741. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2742. #define FLD(f) abuf->fields.sfmt_bbi.f
  2743. int UNUSED written = 0;
  2744. IADDR UNUSED pc = abuf->addr;
  2745. SEM_BRANCH_INIT
  2746. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2747. {
  2748. BI tmp_branch_;
  2749. tmp_branch_ = 0;
  2750. if (EQSI (ANDSI (GET_H_GR (FLD (f_rs)), 255), ANDSI (GET_H_GR (FLD (f_rt)), 255))) {
  2751. tmp_branch_ = 1;
  2752. }
  2753. if (EQSI (ANDSI (GET_H_GR (FLD (f_rs)), 65280), ANDSI (GET_H_GR (FLD (f_rt)), 65280))) {
  2754. tmp_branch_ = 1;
  2755. }
  2756. if (EQSI (ANDSI (GET_H_GR (FLD (f_rs)), 16711680), ANDSI (GET_H_GR (FLD (f_rt)), 16711680))) {
  2757. tmp_branch_ = 1;
  2758. }
  2759. if (EQSI (ANDSI (GET_H_GR (FLD (f_rs)), 0xff000000), ANDSI (GET_H_GR (FLD (f_rt)), 0xff000000))) {
  2760. tmp_branch_ = 1;
  2761. }
  2762. if (tmp_branch_) {
  2763. {
  2764. {
  2765. USI opval = FLD (i_offset);
  2766. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  2767. written |= (1 << 3);
  2768. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  2769. }
  2770. }
  2771. }
  2772. }
  2773. abuf->written = written;
  2774. SEM_BRANCH_FINI (vpc);
  2775. #undef FLD
  2776. }
  2777. NEXT (vpc);
  2778. }
  2779. ENDSWITCH (sem) /* End of semantic switch. */
  2780. /* At this point `vpc' contains the next insn to execute. */
  2781. }
  2782. #undef DEFINE_SWITCH
  2783. #endif /* DEFINE_SWITCH */