tic54x-opc.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496
  1. /* Table of opcodes for the Texas Instruments TMS320C54X
  2. Copyright (C) 1999-2022 Free Software Foundation, Inc.
  3. Contributed by Timothy Wall (twall@cygnus.com)
  4. This file is part of the GNU opcodes library.
  5. This library is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 3, or (at your option)
  8. any later version.
  9. It is distributed in the hope that it will be useful, but WITHOUT
  10. ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  11. or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
  12. License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this file; see the file COPYING. If not, write to the
  15. Free Software Foundation, 51 Franklin Street - Fifth Floor, Boston,
  16. MA 02110-1301, USA. */
  17. #include "sysdep.h"
  18. #include "dis-asm.h"
  19. #include "opcode/tic54x.h"
  20. /* these are the only register names not found in mmregs */
  21. const tic54x_symbol tic54x_regs[] = {
  22. { "AR0", 16 }, { "ar0", 16 },
  23. { "AR1", 17 }, { "ar1", 17 },
  24. { "AR2", 18 }, { "ar2", 18 },
  25. { "AR3", 19 }, { "ar3", 19 },
  26. { "AR4", 20 }, { "ar4", 20 },
  27. { "AR5", 21 }, { "ar5", 21 },
  28. { "AR6", 22 }, { "ar6", 22 },
  29. { "AR7", 23 }, { "ar7", 23 },
  30. { NULL, 0}
  31. };
  32. /* status bits, MM registers, condition codes, etc */
  33. /* some symbols are only valid for certain chips... */
  34. const tic54x_symbol tic54x_mmregs[] = {
  35. { "IMR", 0 }, { "imr", 0 },
  36. { "IFR", 1 }, { "ifr", 1 },
  37. { "ST0", 6 }, { "st0", 6 },
  38. { "ST1", 7 }, { "st1", 7 },
  39. { "AL", 8 }, { "al", 8 },
  40. { "AH", 9 }, { "ah", 9 },
  41. { "AG", 10 }, { "ag", 10 },
  42. { "BL", 11 }, { "bl", 11 },
  43. { "BH", 12 }, { "bh", 12 },
  44. { "BG", 13 }, { "bg", 13 },
  45. { "T", 14 }, { "t", 14 },
  46. { "TRN", 15 }, { "trn", 15 },
  47. { "AR0", 16 }, { "ar0", 16 },
  48. { "AR1", 17 }, { "ar1", 17 },
  49. { "AR2", 18 }, { "ar2", 18 },
  50. { "AR3", 19 }, { "ar3", 19 },
  51. { "AR4", 20 }, { "ar4", 20 },
  52. { "AR5", 21 }, { "ar5", 21 },
  53. { "AR6", 22 }, { "ar6", 22 },
  54. { "AR7", 23 }, { "ar7", 23 },
  55. { "SP", 24 }, { "sp", 24 },
  56. { "BK", 25 }, { "bk", 25 },
  57. { "BRC", 26 }, { "brc", 26 },
  58. { "RSA", 27 }, { "rsa", 27 },
  59. { "REA", 28 }, { "rea", 28 },
  60. { "PMST",29 }, { "pmst",29 },
  61. { "XPC", 30 }, { "xpc", 30 }, /* 'c548 only */
  62. /* optional peripherals */ /* optional peripherals */
  63. { "M1F", 31 }, { "m1f", 31 },
  64. { "DRR0",0x20 }, { "drr0",0x20 },
  65. { "BDRR0",0x20 }, { "bdrr0",0x20 }, /* 'c543, 545 */
  66. { "DXR0",0x21 }, { "dxr0",0x21 },
  67. { "BDXR0",0x21 }, { "bdxr0",0x21 }, /* 'c543, 545 */
  68. { "SPC0",0x22 }, { "spc0",0x22 },
  69. { "BSPC0",0x22 }, { "bspc0",0x22 }, /* 'c543, 545 */
  70. { "SPCE0",0x23 }, { "spce0",0x23 },
  71. { "BSPCE0",0x23 }, { "bspce0",0x23 }, /* 'c543, 545 */
  72. { "TIM", 0x24 }, { "tim", 0x24 },
  73. { "PRD", 0x25 }, { "prd", 0x25 },
  74. { "TCR", 0x26 }, { "tcr", 0x26 },
  75. { "SWWSR",0x28 }, { "swwsr",0x28 },
  76. { "BSCR",0x29 }, { "bscr",0x29 },
  77. { "HPIC",0x2C }, { "hpic",0x2c },
  78. /* 'c541, 'c545 */ /* 'c541, 'c545 */
  79. { "DRR1",0x30 }, { "drr1",0x30 },
  80. { "DXR1",0x31 }, { "dxr1",0x31 },
  81. { "SPC1",0x32 }, { "spc1",0x32 },
  82. /* 'c542, 'c543 */ /* 'c542, 'c543 */
  83. { "TRCV",0x30 }, { "trcv",0x30 },
  84. { "TDXR",0x31 }, { "tdxr",0x31 },
  85. { "TSPC",0x32 }, { "tspc",0x32 },
  86. { "TCSR",0x33 }, { "tcsr",0x33 },
  87. { "TRTA",0x34 }, { "trta",0x34 },
  88. { "TRAD",0x35 }, { "trad",0x35 },
  89. { "AXR0",0x38 }, { "axr0",0x38 },
  90. { "BKX0",0x39 }, { "bkx0",0x39 },
  91. { "ARR0",0x3A }, { "arr0",0x3a },
  92. { "BKR0",0x3B }, { "bkr0",0x3b },
  93. /* 'c545, 'c546, 'c548 */ /* 'c545, 'c546, 'c548 */
  94. { "CLKMD",0x58 }, { "clkmd",0x58 },
  95. /* 'c548 */ /* 'c548 */
  96. { "AXR1",0x3C }, { "axr1",0x3c },
  97. { "BKX1",0x3D }, { "bkx1",0x3d },
  98. { "ARR1",0x3E }, { "arr1",0x3e },
  99. { "BKR1",0x3F }, { "bkr1",0x3f },
  100. { "BDRR1",0x40 }, { "bdrr1",0x40 },
  101. { "BDXR1",0x41 }, { "bdxr1",0x41 },
  102. { "BSPC1",0x42 }, { "bspc1",0x42 },
  103. { "BSPCE1",0x43 }, { "bspce1",0x43 },
  104. { NULL, 0},
  105. };
  106. const tic54x_symbol tic54x_condition_codes[] = {
  107. /* condition codes */
  108. { "UNC", 0 }, { "unc", 0 },
  109. #define CC1 0x40
  110. #define CCB 0x08
  111. #define CCEQ 0x05
  112. #define CCNEQ 0x04
  113. #define CCLT 0x03
  114. #define CCLEQ 0x07
  115. #define CCGT 0x06
  116. #define CCGEQ 0x02
  117. #define CCOV 0x70
  118. #define CCNOV 0x60
  119. #define CCBIO 0x03
  120. #define CCNBIO 0x02
  121. #define CCTC 0x30
  122. #define CCNTC 0x20
  123. #define CCC 0x0C
  124. #define CCNC 0x08
  125. { "aeq", CC1|CCEQ }, { "AEQ", CC1|CCEQ },
  126. { "aneq", CC1|CCNEQ }, { "ANEQ", CC1|CCNEQ },
  127. { "alt", CC1|CCLT }, { "ALT", CC1|CCLT },
  128. { "aleq", CC1|CCLEQ }, { "ALEQ", CC1|CCLEQ },
  129. { "agt", CC1|CCGT }, { "AGT", CC1|CCGT },
  130. { "ageq", CC1|CCGEQ }, { "AGEQ", CC1|CCGEQ },
  131. { "aov", CC1|CCOV }, { "AOV", CC1|CCOV },
  132. { "anov", CC1|CCNOV }, { "ANOV", CC1|CCNOV },
  133. { "beq", CC1|CCB|CCEQ }, { "BEQ", CC1|CCB|CCEQ },
  134. { "bneq", CC1|CCB|CCNEQ }, { "BNEQ", CC1|CCB|CCNEQ },
  135. { "blt", CC1|CCB|CCLT }, { "BLT", CC1|CCB|CCLT },
  136. { "bleq", CC1|CCB|CCLEQ }, { "BLEQ", CC1|CCB|CCLEQ },
  137. { "bgt", CC1|CCB|CCGT }, { "BGT", CC1|CCB|CCGT },
  138. { "bgeq", CC1|CCB|CCGEQ }, { "BGEQ", CC1|CCB|CCGEQ },
  139. { "bov", CC1|CCB|CCOV }, { "BOV", CC1|CCB|CCOV },
  140. { "bnov", CC1|CCB|CCNOV }, { "BNOV", CC1|CCB|CCNOV },
  141. { "tc", CCTC }, { "TC", CCTC },
  142. { "ntc", CCNTC }, { "NTC", CCNTC },
  143. { "c", CCC }, { "C", CCC },
  144. { "nc", CCNC }, { "NC", CCNC },
  145. { "bio", CCBIO }, { "BIO", CCBIO },
  146. { "nbio", CCNBIO }, { "NBIO", CCNBIO },
  147. { NULL, 0 }
  148. };
  149. const tic54x_symbol tic54x_cc2_codes[] = {
  150. { "UNC", 0 }, { "unc", 0 },
  151. { "AEQ", 5 }, { "aeq", 5 },
  152. { "ANEQ", 4 }, { "aneq", 4 },
  153. { "AGT", 6 }, { "agt", 6 },
  154. { "ALT", 3 }, { "alt", 3 },
  155. { "ALEQ", 7 }, { "aleq", 7 },
  156. { "AGEQ", 2 }, { "ageq", 2 },
  157. { "BEQ", 13 }, { "beq", 13 },
  158. { "BNEQ", 12 },{ "bneq", 12 },
  159. { "BGT", 14 }, { "bgt", 14 },
  160. { "BLT", 11 }, { "blt", 11 },
  161. { "BLEQ", 15 },{ "bleq", 15 },
  162. { "BGEQ", 10 },{ "bgeq", 10 },
  163. { NULL, 0 },
  164. };
  165. const tic54x_symbol tic54x_cc3_codes[] = {
  166. { "EQ", 0x0000 }, { "eq", 0x0000 },
  167. { "LT", 0x0100 }, { "lt", 0x0100 },
  168. { "GT", 0x0200 }, { "gt", 0x0200 },
  169. { "NEQ", 0x0300 }, { "neq", 0x0300 },
  170. { "0", 0x0000 },
  171. { "1", 0x0100 },
  172. { "2", 0x0200 },
  173. { "3", 0x0300 },
  174. { "00", 0x0000 },
  175. { "01", 0x0100 },
  176. { "10", 0x0200 },
  177. { "11", 0x0300 },
  178. { NULL, 0 },
  179. };
  180. /* FIXME -- also allow decimal digits */
  181. const tic54x_symbol tic54x_status_bits[] = {
  182. /* status register 0 */
  183. { "TC", 12 }, { "tc", 12 },
  184. { "C", 11 }, { "c", 11 },
  185. { "OVA", 10 }, { "ova", 10 },
  186. { "OVB", 9 }, { "ovb", 9 },
  187. /* status register 1 */
  188. { "BRAF",15 }, { "braf",15 },
  189. { "CPL", 14 }, { "cpl", 14 },
  190. { "XF", 13 }, { "xf", 13 },
  191. { "HM", 12 }, { "hm", 12 },
  192. { "INTM",11 }, { "intm",11 },
  193. { "OVM", 9 }, { "ovm", 9 },
  194. { "SXM", 8 }, { "sxm", 8 },
  195. { "C16", 7 }, { "c16", 7 },
  196. { "FRCT", 6 }, { "frct", 6 },
  197. { "CMPT", 5 }, { "cmpt", 5 },
  198. { NULL, 0 },
  199. };
  200. const char *tic54x_misc_symbols[] = {
  201. "ARP", "arp",
  202. "DP", "dp",
  203. "ASM", "asm",
  204. "TS", "ts",
  205. NULL
  206. };
  207. /* Due to the way instructions are hashed and scanned in
  208. gas/config/tc-tic54x.c, all identically-named opcodes must be consecutively
  209. placed
  210. Items marked with "PREFER" have been moved prior to a more costly
  211. instruction with a similar operand format.
  212. Mnemonics which can take either a predefined symbol or a memory reference
  213. as an argument are arranged so that the more restrictive (predefined
  214. symbol) version is checked first (marked "SRC").
  215. */
  216. #define ZPAR 0,{OP_None}
  217. #define REST 0,0,ZPAR
  218. #define XREST ZPAR
  219. const insn_template tic54x_unknown_opcode =
  220. { "???", 1,0,0,0x0000, 0x0000, {0}, 0, REST};
  221. const insn_template tic54x_optab[] = {
  222. /* these must precede bc/bcd, cc/ccd to avoid misinterpretation */
  223. { "fb", 2,1,1,0xF880, 0xFF80, {OP_xpmad}, B_BRANCH|FL_FAR|FL_NR, REST},
  224. { "fbd", 2,1,1,0xFA80, 0xFF80, {OP_xpmad}, B_BRANCH|FL_FAR|FL_DELAY|FL_NR, REST},
  225. { "fcall", 2,1,1,0xF980, 0xFF80, {OP_xpmad}, B_BRANCH|FL_FAR|FL_NR, REST},
  226. { "fcalld",2,1,1,0xFB80, 0xFF80, {OP_xpmad}, B_BRANCH|FL_FAR|FL_DELAY|FL_NR, REST},
  227. { "abdst", 1,2,2,0xE300, 0xFF00, {OP_Xmem,OP_Ymem}, 0, REST},
  228. { "abs", 1,1,2,0xF485, 0xFCFF, {OP_SRC,OPT|OP_DST}, 0, REST},
  229. { "add", 1,1,3,0xF400, 0xFCE0, {OP_SRC,OPT|OP_SHIFT,OPT|OP_DST}, 0, REST},/*SRC*/
  230. { "add", 1,2,3,0xF480, 0xFCFF, {OP_SRC,OP_ASM,OPT|OP_DST}, 0, REST},/*SRC*/
  231. { "add", 1,2,2,0x0000, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST},
  232. { "add", 1,3,3,0x0400, 0xFE00, {OP_Smem,OP_TS,OP_SRC1}, FL_SMR, REST},
  233. { "add", 1,3,4,0x3C00, 0xFC00, {OP_Smem,OP_16,OP_SRC,OPT|OP_DST}, FL_SMR, REST},
  234. { "add", 1,3,3,0x9000, 0xFE00, {OP_Xmem,OP_SHFT,OP_SRC1}, 0, REST},/*PREFER*/
  235. { "add", 2,2,4,0x6F00, 0xFF00, {OP_Smem,OPT|OP_SHIFT,OP_SRC,OPT|OP_DST},
  236. FL_EXT|FL_SMR, 0x0C00, 0xFCE0, XREST},
  237. { "add", 1,3,3,0xA000, 0xFE00, {OP_Xmem,OP_Ymem,OP_DST}, 0, REST},
  238. { "add", 2,2,4,0xF000, 0xFCF0, {OP_lk,OPT|OP_SHIFT,OP_SRC,OPT|OP_DST}, 0, REST},
  239. { "add", 2,3,4,0xF060, 0xFCFF, {OP_lk,OP_16,OP_SRC,OPT|OP_DST}, 0, REST},
  240. { "addc", 1,2,2,0x0600, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST},
  241. { "addm", 2,2,2,0x6B00, 0xFF00, {OP_lk,OP_Smem}, FL_NR|FL_SMR, REST},
  242. { "adds", 1,2,2,0x0200, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST},
  243. { "and", 1,1,3,0xF080, 0xFCE0, {OP_SRC,OPT|OP_SHIFT,OPT|OP_DST}, 0, REST},
  244. { "and", 1,2,2,0x1800, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST },
  245. { "and", 2,2,4,0xF030, 0xFCF0, {OP_lk,OPT|OP_SHFT,OP_SRC,OPT|OP_DST}, 0, REST},
  246. { "and", 2,3,4,0xF063, 0xFCFF, {OP_lk,OP_16,OP_SRC,OPT|OP_DST}, 0, REST},
  247. { "andm", 2,2,2,0x6800, 0xFF00, {OP_lk,OP_Smem}, FL_NR, REST},
  248. { "b", 2,1,1,0xF073, 0xFFFF, {OP_pmad}, B_BRANCH|FL_NR, REST},
  249. { "bd", 2,1,1,0xF273, 0xFFFF, {OP_pmad}, B_BRANCH|FL_DELAY|FL_NR, REST},
  250. { "bacc", 1,1,1,0xF4E2, 0xFEFF, {OP_SRC1}, B_BACC|FL_NR, REST},
  251. { "baccd", 1,1,1,0xF6E2, 0xFEFF, {OP_SRC1}, B_BACC|FL_DELAY|FL_NR, REST},
  252. { "banz", 2,2,2,0x6C00, 0xFF00, {OP_pmad,OP_Sind}, B_BRANCH|FL_NR, REST},
  253. { "banzd", 2,2,2,0x6E00, 0xFF00, {OP_pmad,OP_Sind}, B_BRANCH|FL_DELAY|FL_NR, REST},
  254. { "bc", 2,2,4,0xF800, 0xFF00, {OP_pmad,OP_CC,OPT|OP_CC,OPT|OP_CC},
  255. B_BRANCH|FL_NR, REST},
  256. { "bcd", 2,2,4,0xFA00, 0xFF00, {OP_pmad,OP_CC,OPT|OP_CC,OPT|OP_CC},
  257. B_BRANCH|FL_DELAY|FL_NR, REST},
  258. { "bit", 1,2,2,0x9600, 0xFF00, {OP_Xmem,OP_BITC}, 0, REST},
  259. { "bitf", 2,2,2,0x6100, 0xFF00, {OP_Smem,OP_lk}, FL_SMR, REST},
  260. { "bitt", 1,1,1,0x3400, 0xFF00, {OP_Smem}, FL_SMR, REST},
  261. { "cala", 1,1,1,0xF4E3, 0xFEFF, {OP_SRC1}, B_BACC|FL_NR, REST},
  262. { "calad", 1,1,1,0xF6E3, 0xFEFF, {OP_SRC1}, B_BACC|FL_DELAY|FL_NR, REST},
  263. { "call", 2,1,1,0xF074, 0xFFFF, {OP_pmad}, B_BRANCH|FL_NR, REST},
  264. { "calld", 2,1,1,0xF274, 0xFFFF, {OP_pmad}, B_BRANCH|FL_DELAY|FL_NR, REST},
  265. { "cc", 2,2,4,0xF900, 0xFF00, {OP_pmad,OP_CC,OPT|OP_CC,OPT|OP_CC},
  266. B_BRANCH|FL_NR, REST},
  267. { "ccd", 2,2,4,0xFB00, 0xFF00, {OP_pmad,OP_CC,OPT|OP_CC,OPT|OP_CC},
  268. B_BRANCH|FL_DELAY|FL_NR, REST},
  269. { "cmpl", 1,1,2,0xF493, 0xFCFF, {OP_SRC,OPT|OP_DST}, 0, REST},
  270. { "cmpm", 2,2,2,0x6000, 0xFF00, {OP_Smem,OP_lk}, FL_SMR, REST},
  271. { "cmpr", 1,2,2,0xF4A8, 0xFCF8, {OP_CC3,OP_ARX}, FL_NR, REST},
  272. { "cmps", 1,2,2,0x8E00, 0xFE00, {OP_SRC1,OP_Smem}, 0, REST},
  273. { "dadd", 1,2,3,0x5000, 0xFC00, {OP_Lmem,OP_SRC,OPT|OP_DST}, 0, REST},
  274. { "dadst", 1,2,2,0x5A00, 0xFE00, {OP_Lmem,OP_DST}, 0, REST},
  275. { "delay", 1,1,1,0x4D00, 0xFF00, {OP_Smem}, FL_SMR, REST},
  276. { "dld", 1,2,2,0x5600, 0xFE00, {OP_Lmem,OP_DST}, 0, REST},
  277. { "drsub", 1,2,2,0x5800, 0xFE00, {OP_Lmem,OP_SRC1}, 0, REST},
  278. { "dsadt", 1,2,2,0x5E00, 0xFE00, {OP_Lmem,OP_DST}, 0, REST},
  279. { "dst", 1,2,2,0x4E00, 0xFE00, {OP_SRC1,OP_Lmem}, FL_NR, REST},
  280. { "dsub", 1,2,2,0x5400, 0xFE00, {OP_Lmem,OP_SRC1}, 0, REST},
  281. { "dsubt", 1,2,2,0x5C00, 0xFE00, {OP_Lmem,OP_DST}, 0, REST},
  282. { "estop", 1,0,0,0xF4F0, 0xFFFF, {OP_None}, 0, REST}, /* undocumented */
  283. { "exp", 1,1,1,0xF48E, 0xFEFF, {OP_SRC1}, 0, REST},
  284. { "fbacc", 1,1,1,0xF4E6, 0xFEFF, {OP_SRC1}, B_BACC|FL_FAR|FL_NR, REST},
  285. { "fbaccd",1,1,1,0xF6E6, 0xFEFF, {OP_SRC1}, B_BACC|FL_FAR|FL_DELAY|FL_NR, REST},
  286. { "fcala", 1,1,1,0xF4E7, 0xFEFF, {OP_SRC1}, B_BACC|FL_FAR|FL_NR, REST},
  287. { "fcalad",1,1,1,0xF6E7, 0xFEFF, {OP_SRC1}, B_BACC|FL_FAR|FL_DELAY|FL_NR, REST},
  288. { "firs", 2,3,3,0xE000, 0xFF00, {OP_Xmem,OP_Ymem,OP_pmad}, 0, REST},
  289. { "frame", 1,1,1,0xEE00, 0xFF00, {OP_k8}, 0, REST},
  290. { "fret", 1,0,0,0xF4E4, 0xFFFF, {OP_None}, B_RET|FL_FAR|FL_NR, REST},
  291. { "fretd", 1,0,0,0xF6E4, 0xFFFF, {OP_None}, B_RET|FL_FAR|FL_DELAY|FL_NR, REST},
  292. { "frete", 1,0,0,0xF4E5, 0xFFFF, {OP_None}, B_RET|FL_FAR|FL_NR, REST},
  293. { "freted",1,0,0,0xF6E5, 0xFFFF, {OP_None}, B_RET|FL_FAR|FL_DELAY|FL_NR, REST},
  294. { "idle", 1,1,1,0xF4E1, 0xFCFF, {OP_123}, FL_NR, REST},
  295. { "intr", 1,1,1,0xF7C0, 0xFFE0, {OP_031}, B_BRANCH|FL_NR, REST},
  296. { "ld", 1,2,3,0xF482, 0xFCFF, {OP_SRC,OP_ASM,OPT|OP_DST}, 0, REST},/*SRC*/
  297. { "ld", 1,2,3,0xF440, 0xFCE0, {OP_SRC,OPT|OP_SHIFT,OP_DST}, 0, REST},/*SRC*/
  298. /* alternate syntax */
  299. { "ld", 1,2,3,0xF440, 0xFCE0, {OP_SRC,OP_SHIFT,OPT|OP_DST}, 0, REST},/*SRC*/
  300. { "ld", 1,2,2,0xE800, 0xFE00, {OP_k8u,OP_DST}, 0, REST},/*SRC*/
  301. { "ld", 1,2,2,0xED00, 0xFFE0, {OP_k5,OP_ASM}, 0, REST},/*SRC*/
  302. { "ld", 1,2,2,0xF4A0, 0xFFF8, {OP_k3,OP_ARP}, FL_NR, REST},/*SRC*/
  303. { "ld", 1,2,2,0xEA00, 0xFE00, {OP_k9,OP_DP}, FL_NR, REST},/*PREFER */
  304. { "ld", 1,2,2,0x3000, 0xFF00, {OP_Smem,OP_T}, FL_SMR, REST},/*SRC*/
  305. { "ld", 1,2,2,0x4600, 0xFF00, {OP_Smem,OP_DP}, FL_SMR, REST},/*SRC*/
  306. { "ld", 1,2,2,0x3200, 0xFF00, {OP_Smem,OP_ASM}, FL_SMR, REST},/*SRC*/
  307. { "ld", 1,2,2,0x1000, 0xFE00, {OP_Smem,OP_DST}, FL_SMR, REST},
  308. { "ld", 1,3,3,0x1400, 0xFE00, {OP_Smem,OP_TS,OP_DST}, FL_SMR, REST},
  309. { "ld", 1,3,3,0x4400, 0xFE00, {OP_Smem,OP_16,OP_DST}, FL_SMR, REST},
  310. { "ld", 1,3,3,0x9400, 0xFE00, {OP_Xmem,OP_SHFT,OP_DST}, 0, REST},/*PREFER*/
  311. { "ld", 2,2,3,0x6F00, 0xFF00, {OP_Smem,OPT|OP_SHIFT,OP_DST},
  312. FL_EXT|FL_SMR, 0x0C40, 0xFEE0, XREST},
  313. { "ld", 2,2,3,0xF020, 0xFEF0, {OP_lk,OPT|OP_SHFT,OP_DST}, 0, REST},
  314. { "ld", 2,3,3,0xF062, 0xFEFF, {OP_lk,OP_16,OP_DST}, 0, REST},
  315. { "ldm", 1,2,2,0x4800, 0xFE00, {OP_MMR,OP_DST}, 0, REST},
  316. { "ldr", 1,2,2,0x1600, 0xFE00, {OP_Smem,OP_DST}, FL_SMR, REST},
  317. { "ldu", 1,2,2,0x1200, 0xFE00, {OP_Smem,OP_DST}, FL_SMR, REST},
  318. { "ldx", 2,3,3,0xF062, 0xFEFF, {OP_xpmad_ms7,OP_16,OP_DST}, FL_FAR, REST},/*pseudo-op*/
  319. { "lms", 1,2,2,0xE100, 0xFF00, {OP_Xmem,OP_Ymem}, 0, REST},
  320. { "ltd", 1,1,1,0x4C00, 0xFF00, {OP_Smem}, FL_SMR, REST},
  321. { "mac", 1,2,2,0x2800, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST},
  322. { "mac", 1,3,4,0xB000, 0xFC00, {OP_Xmem,OP_Ymem,OP_SRC,OPT|OP_DST}, 0, REST},
  323. { "mac", 2,2,3,0xF067, 0xFCFF, {OP_lk,OP_SRC,OPT|OP_DST}, 0, REST},
  324. { "mac", 2,3,4,0x6400, 0xFC00, {OP_Smem,OP_lk,OP_SRC,OPT|OP_DST}, FL_SMR, REST},
  325. { "macr", 1,2,2,0x2A00, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST},
  326. { "macr", 1,3,4,0xB400, 0xFC00, {OP_Xmem,OP_Ymem,OP_SRC,OPT|OP_DST},FL_SMR, REST},
  327. { "maca", 1,2,3,0xF488, 0xFCFF, {OP_T,OP_SRC,OPT|OP_DST}, FL_SMR, REST},/*SRC*/
  328. { "maca", 1,1,2,0x3500, 0xFF00, {OP_Smem,OPT|OP_B}, FL_SMR, REST},
  329. { "macar", 1,2,3,0xF489, 0xFCFF, {OP_T,OP_SRC,OPT|OP_DST}, FL_SMR, REST},/*SRC*/
  330. { "macar", 1,1,2,0x3700, 0xFF00, {OP_Smem,OPT|OP_B}, FL_SMR, REST},
  331. { "macd", 2,3,3,0x7A00, 0xFE00, {OP_Smem,OP_pmad,OP_SRC1}, FL_SMR, REST},
  332. { "macp", 2,3,3,0x7800, 0xFE00, {OP_Smem,OP_pmad,OP_SRC1}, FL_SMR, REST},
  333. { "macsu", 1,3,3,0xA600, 0xFE00, {OP_Xmem,OP_Ymem,OP_SRC1}, 0, REST},
  334. { "mar", 1,1,1,0x6D00, 0xFF00, {OP_Smem}, 0, REST},
  335. { "mas", 1,2,2,0x2C00, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST},
  336. { "mas", 1,3,4,0xB800, 0xFC00, {OP_Xmem,OP_Ymem,OP_SRC,OPT|OP_DST}, 0, REST},
  337. { "masr", 1,2,2,0x2E00, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST},
  338. { "masr", 1,3,4,0xBC00, 0xFC00, {OP_Xmem,OP_Ymem,OP_SRC,OPT|OP_DST}, 0, REST},
  339. { "masa", 1,2,3,0xF48A, 0xFCFF, {OP_T,OP_SRC,OPT|OP_DST}, 0, REST},/*SRC*/
  340. { "masa", 1,1,2,0x3300, 0xFF00, {OP_Smem,OPT|OP_B}, FL_SMR, REST},
  341. { "masar", 1,2,3,0xF48B, 0xFCFF, {OP_T,OP_SRC,OPT|OP_DST}, 0, REST},
  342. { "max", 1,1,1,0xF486, 0xFEFF, {OP_DST}, 0, REST},
  343. { "min", 1,1,1,0xF487, 0xFEFF, {OP_DST}, 0, REST},
  344. { "mpy", 1,2,2,0x2000, 0xFE00, {OP_Smem,OP_DST}, FL_SMR, REST},
  345. { "mpy", 1,3,3,0xA400, 0xFE00, {OP_Xmem,OP_Ymem,OP_DST}, 0, REST},
  346. { "mpy", 2,3,3,0x6200, 0xFE00, {OP_Smem,OP_lk,OP_DST}, FL_SMR, REST},
  347. { "mpy", 2,2,2,0xF066, 0xFEFF, {OP_lk,OP_DST}, 0, REST},
  348. { "mpyr", 1,2,2,0x2200, 0xFE00, {OP_Smem,OP_DST}, FL_SMR, REST},
  349. { "mpya", 1,1,1,0xF48C, 0xFEFF, {OP_DST}, 0, REST}, /*SRC*/
  350. { "mpya", 1,1,1,0x3100, 0xFF00, {OP_Smem}, FL_SMR, REST},
  351. { "mpyu", 1,2,2,0x2400, 0xFE00, {OP_Smem,OP_DST}, FL_SMR, REST},
  352. { "mvdd", 1,2,2,0xE500, 0xFF00, {OP_Xmem,OP_Ymem}, 0, REST},
  353. { "mvdk", 2,2,2,0x7100, 0xFF00, {OP_Smem,OP_dmad}, FL_SMR, REST},
  354. { "mvdm", 2,2,2,0x7200, 0xFF00, {OP_dmad,OP_MMR}, 0, REST},
  355. { "mvdp", 2,2,2,0x7D00, 0xFF00, {OP_Smem,OP_pmad}, FL_SMR, REST},
  356. { "mvkd", 2,2,2,0x7000, 0xFF00, {OP_dmad,OP_Smem}, 0, REST},
  357. { "mvmd", 2,2,2,0x7300, 0xFF00, {OP_MMR,OP_dmad}, 0, REST},
  358. { "mvmm", 1,2,2,0xE700, 0xFF00, {OP_MMRX,OP_MMRY}, FL_NR, REST},
  359. { "mvpd", 2,2,2,0x7C00, 0xFF00, {OP_pmad,OP_Smem}, 0, REST},
  360. { "neg", 1,1,2,0xF484, 0xFCFF, {OP_SRC,OPT|OP_DST}, 0, REST},
  361. { "nop", 1,0,0,0xF495, 0xFFFF, {OP_None}, 0, REST},
  362. { "norm", 1,1,2,0xF48F, 0xFCFF, {OP_SRC,OPT|OP_DST}, 0, REST},
  363. { "or", 1,1,3,0xF0A0, 0xFCE0, {OP_SRC,OPT|OP_SHIFT,OPT|OP_DST}, 0, REST},/*SRC*/
  364. { "or", 1,2,2,0x1A00, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST},
  365. { "or", 2,2,4,0xF040, 0xFCF0, {OP_lk,OPT|OP_SHFT,OP_SRC,OPT|OP_DST}, 0, REST},
  366. { "or", 2,3,4,0xF064, 0xFCFF, {OP_lk,OP_16,OP_SRC,OPT|OP_DST}, 0, REST},
  367. { "orm", 2,2,2,0x6900, 0xFF00, {OP_lk,OP_Smem}, FL_NR|FL_SMR, REST},
  368. { "poly", 1,1,1,0x3600, 0xFF00, {OP_Smem}, FL_SMR, REST},
  369. { "popd", 1,1,1,0x8B00, 0xFF00, {OP_Smem}, 0, REST},
  370. { "popm", 1,1,1,0x8A00, 0xFF00, {OP_MMR}, 0, REST},
  371. { "portr", 2,2,2,0x7400, 0xFF00, {OP_PA,OP_Smem}, 0, REST},
  372. { "portw", 2,2,2,0x7500, 0xFF00, {OP_Smem,OP_PA}, FL_SMR, REST},
  373. { "pshd", 1,1,1,0x4B00, 0xFF00, {OP_Smem}, FL_SMR, REST},
  374. { "pshm", 1,1,1,0x4A00, 0xFF00, {OP_MMR}, 0, REST},
  375. { "ret", 1,0,0,0xFC00, 0xFFFF, {OP_None}, B_RET|FL_NR, REST},
  376. { "retd", 1,0,0,0xFE00, 0xFFFF, {OP_None}, B_RET|FL_DELAY|FL_NR, REST},
  377. { "rc", 1,1,3,0xFC00, 0xFF00, {OP_CC,OPT|OP_CC,OPT|OP_CC},
  378. B_RET|FL_NR, REST},
  379. { "rcd", 1,1,3,0xFE00, 0xFF00, {OP_CC,OPT|OP_CC,OPT|OP_CC},
  380. B_RET|FL_DELAY|FL_NR, REST},
  381. { "reada", 1,1,1,0x7E00, 0xFF00, {OP_Smem}, 0, REST},
  382. { "reset", 1,0,0,0xF7E0, 0xFFFF, {OP_None}, FL_NR, REST},
  383. { "rete", 1,0,0,0xF4EB, 0xFFFF, {OP_None}, B_RET|FL_NR, REST},
  384. { "reted", 1,0,0,0xF6EB, 0xFFFF, {OP_None}, B_RET|FL_DELAY|FL_NR, REST},
  385. { "retf", 1,0,0,0xF49B, 0xFFFF, {OP_None}, B_RET|FL_NR, REST},
  386. { "retfd", 1,0,0,0xF69B, 0xFFFF, {OP_None}, B_RET|FL_DELAY|FL_NR, REST},
  387. { "rnd", 1,1,2,0xF49F, 0xFCFF, {OP_SRC,OPT|OP_DST}, FL_LP|FL_NR, REST},
  388. { "rol", 1,1,1,0xF491, 0xFEFF, {OP_SRC1}, 0, REST},
  389. { "roltc", 1,1,1,0xF492, 0xFEFF, {OP_SRC1}, 0, REST},
  390. { "ror", 1,1,1,0xF490, 0xFEFF, {OP_SRC1}, 0, REST},
  391. { "rpt", 1,1,1,0x4700, 0xFF00, {OP_Smem}, B_REPEAT|FL_NR|FL_SMR, REST},
  392. { "rpt", 1,1,1,0xEC00, 0xFF00, {OP_k8u}, B_REPEAT|FL_NR, REST},
  393. { "rpt", 2,1,1,0xF070, 0xFFFF, {OP_lku}, B_REPEAT|FL_NR, REST},
  394. { "rptb", 2,1,1,0xF072, 0xFFFF, {OP_pmad}, FL_NR, REST},
  395. { "rptbd", 2,1,1,0xF272, 0xFFFF, {OP_pmad}, FL_DELAY|FL_NR, REST},
  396. { "rptz", 2,2,2,0xF071, 0xFEFF, {OP_DST,OP_lku}, B_REPEAT|FL_NR, REST},
  397. { "rsbx", 1,1,2,0xF4B0, 0xFDF0, {OPT|OP_N,OP_SBIT}, FL_NR, REST},
  398. { "saccd", 1,3,3,0x9E00, 0xFE00, {OP_SRC1,OP_Xmem,OP_CC2}, 0, REST},
  399. { "sat", 1,1,1,0xF483, 0xFEFF, {OP_SRC1}, 0, REST},
  400. { "sfta", 1,2,3,0xF460, 0xFCE0, {OP_SRC,OP_SHIFT,OPT|OP_DST}, 0, REST},
  401. { "sftc", 1,1,1,0xF494, 0xFEFF, {OP_SRC1}, 0, REST},
  402. { "sftl", 1,2,3,0xF0E0, 0xFCE0, {OP_SRC,OP_SHIFT,OPT|OP_DST}, 0, REST},
  403. { "sqdst", 1,2,2,0xE200, 0xFF00, {OP_Xmem,OP_Ymem}, 0, REST},
  404. { "squr", 1,2,2,0xF48D, 0xFEFF, {OP_A,OP_DST}, 0, REST},/*SRC*/
  405. { "squr", 1,2,2,0x2600, 0xFE00, {OP_Smem,OP_DST}, FL_SMR, REST},
  406. { "squra", 1,2,2,0x3800, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST},
  407. { "squrs", 1,2,2,0x3A00, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST},
  408. { "srccd", 1,2,2,0x9D00, 0xFF00, {OP_Xmem,OP_CC2}, 0, REST},
  409. { "ssbx", 1,1,2,0xF5B0, 0xFDF0, {OPT|OP_N,OP_SBIT}, FL_NR, REST},
  410. { "st", 1,2,2,0x8C00, 0xFF00, {OP_T,OP_Smem}, 0, REST},
  411. { "st", 1,2,2,0x8D00, 0xFF00, {OP_TRN,OP_Smem}, 0, REST},
  412. { "st", 2,2,2,0x7600, 0xFF00, {OP_lk,OP_Smem}, 0, REST},
  413. { "sth", 1,2,2,0x8200, 0xFE00, {OP_SRC1,OP_Smem}, 0, REST},
  414. { "sth", 1,3,3,0x8600, 0xFE00, {OP_SRC1,OP_ASM,OP_Smem}, 0, REST},
  415. { "sth", 1,3,3,0x9A00, 0xFE00, {OP_SRC1,OP_SHFT,OP_Xmem}, 0, REST},
  416. { "sth", 2,2,3,0x6F00, 0xFF00, {OP_SRC1,OPT|OP_SHIFT,OP_Smem},
  417. FL_EXT, 0x0C60, 0xFEE0, XREST},
  418. { "stl", 1,2,2,0x8000, 0xFE00, {OP_SRC1,OP_Smem}, 0, REST},
  419. { "stl", 1,3,3,0x8400, 0xFE00, {OP_SRC1,OP_ASM,OP_Smem}, 0, REST},
  420. { "stl", 1,3,3,0x9800, 0xFE00, {OP_SRC1,OP_SHFT,OP_Xmem}, 0, REST},
  421. { "stl", 2,2,3,0x6F00, 0xFF00, {OP_SRC1,OPT|OP_SHIFT,OP_Smem},
  422. FL_EXT, 0x0C80, 0xFEE0, XREST },
  423. { "stlm", 1,2,2,0x8800, 0xFE00, {OP_SRC1,OP_MMR}, 0, REST},
  424. { "stm", 2,2,2,0x7700, 0xFF00, {OP_lk,OP_MMR}, 0, REST},
  425. { "strcd", 1,2,2,0x9C00, 0xFF00, {OP_Xmem,OP_CC2}, 0, REST},
  426. { "sub", 1,1,3,0xF420, 0xFCE0, {OP_SRC,OPT|OP_SHIFT,OPT|OP_DST}, 0, REST},/*SRC*/
  427. { "sub", 1,2,3,0xF481, 0xFCFF, {OP_SRC,OP_ASM,OPT|OP_DST}, 0, REST},/*SRC*/
  428. { "sub", 1,2,2,0x0800, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST},
  429. { "sub", 1,3,3,0x0C00, 0xFE00, {OP_Smem,OP_TS,OP_SRC1}, FL_SMR, REST},
  430. { "sub", 1,3,4,0x4000, 0xFC00, {OP_Smem,OP_16,OP_SRC,OPT|OP_DST}, FL_SMR, REST},
  431. { "sub", 1,3,3,0x9200, 0xFE00, {OP_Xmem,OP_SHFT,OP_SRC1}, 0, REST}, /*PREFER*/
  432. { "sub", 2,2,4,0x6F00, 0xFF00, {OP_Smem,OPT|OP_SHIFT,OP_SRC,OPT|OP_DST},
  433. FL_EXT|FL_SMR, 0x0C20, 0xFCE0, XREST},
  434. { "sub", 1,3,3,0xA200, 0xFE00, {OP_Xmem,OP_Ymem,OP_DST}, 0, REST},
  435. { "sub", 2,2,4,0xF010, 0xFCF0, {OP_lk,OPT|OP_SHFT,OP_SRC,OPT|OP_DST}, 0, REST},
  436. { "sub", 2,3,4,0xF061, 0xFCFF, {OP_lk,OP_16,OP_SRC,OPT|OP_DST}, 0, REST},
  437. { "subb", 1,2,2,0x0E00, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST},
  438. { "subc", 1,2,2,0x1E00, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST},
  439. { "subs", 1,2,2,0x0A00, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST},
  440. { "trap", 1,1,1,0xF4C0, 0xFFE0, {OP_031}, B_BRANCH|FL_NR, REST},
  441. { "writa", 1,1,1,0x7F00, 0xFF00, {OP_Smem}, FL_SMR, REST},
  442. { "xc", 1,2,4,0xFD00, 0xFD00, {OP_12,OP_CC,OPT|OP_CC,OPT|OP_CC}, FL_NR, REST},
  443. { "xor", 1,1,3,0xF0C0, 0xFCE0, {OP_SRC,OPT|OP_SHIFT,OPT|OP_DST}, 0, REST},/*SRC*/
  444. { "xor", 1,2,2,0x1C00, 0xFE00, {OP_Smem,OP_SRC1}, FL_SMR, REST},
  445. { "xor", 2,2,4,0xF050, 0xFCF0, {OP_lku,OPT|OP_SHFT,OP_SRC,OPT|OP_DST}, 0, REST},
  446. { "xor", 2,3,4,0xF065, 0xFCFF, {OP_lku,OP_16,OP_SRC,OPT|OP_DST}, 0, REST},
  447. { "xorm", 2,2,2,0x6A00, 0xFF00, {OP_lku,OP_Smem}, FL_NR|FL_SMR, REST},
  448. { NULL, 0,0,0,0,0, {}, 0, REST},
  449. };
  450. /* assume all parallel instructions have at least three operands */
  451. const insn_template tic54x_paroptab[] = {
  452. { "ld",1,1,2,0xA800, 0xFE00, {OP_Xmem,OP_DST}, FL_PAR,0,0,
  453. "mac", {OP_Ymem,OPT|OP_RND},},
  454. { "ld",1,1,2,0xAA00, 0xFE00, {OP_Xmem,OP_DST}, FL_PAR,0,0,
  455. "macr", {OP_Ymem,OPT|OP_RND},},
  456. { "ld",1,1,2,0xAC00, 0xFE00, {OP_Xmem,OP_DST}, FL_PAR,0,0,
  457. "mas", {OP_Ymem,OPT|OP_RND},},
  458. { "ld",1,1,2,0xAE00, 0xFE00, {OP_Xmem,OP_DST}, FL_PAR,0,0,
  459. "masr", {OP_Ymem,OPT|OP_RND},},
  460. { "st",1,2,2,0xC000, 0xFC00, {OP_SRC,OP_Ymem}, FL_PAR,0,0,
  461. "add", {OP_Xmem,OP_DST}, },
  462. { "st",1,2,2,0xC800, 0xFC00, {OP_SRC,OP_Ymem}, FL_PAR,0,0,
  463. "ld", {OP_Xmem,OP_DST}, },
  464. { "st",1,2,2,0xE400, 0xFC00, {OP_SRC,OP_Ymem}, FL_PAR,0,0,
  465. "ld", {OP_Xmem,OP_T}, },
  466. { "st",1,2,2,0xD000, 0xFC00, {OP_SRC,OP_Ymem}, FL_PAR,0,0,
  467. "mac", {OP_Xmem,OP_DST}, },
  468. { "st",1,2,2,0xD400, 0xFC00, {OP_SRC,OP_Ymem}, FL_PAR,0,0,
  469. "macr", {OP_Xmem,OP_DST}, },
  470. { "st",1,2,2,0xD800, 0xFC00, {OP_SRC,OP_Ymem}, FL_PAR,0,0,
  471. "mas", {OP_Xmem,OP_DST}, },
  472. { "st",1,2,2,0xDC00, 0xFC00, {OP_SRC,OP_Ymem}, FL_PAR,0,0,
  473. "masr", {OP_Xmem,OP_DST}, },
  474. { "st",1,2,2,0xCC00, 0xFC00, {OP_SRC,OP_Ymem}, FL_PAR,0,0,
  475. "mpy", {OP_Xmem,OP_DST}, },
  476. { "st",1,2,2,0xC400, 0xFC00, {OP_SRC,OP_Ymem}, FL_PAR,0,0,
  477. "sub", {OP_Xmem,OP_DST}, },
  478. { NULL, 0, 0, 0, 0, 0, {0,0,0,0}, 0, REST },
  479. };