mt-desc.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308
  1. /* DO NOT EDIT! -*- buffer-read-only: t -*- vi:set ro: */
  2. /* CPU data header for mt.
  3. THIS FILE IS MACHINE GENERATED WITH CGEN.
  4. Copyright (C) 1996-2022 Free Software Foundation, Inc.
  5. This file is part of the GNU Binutils and/or GDB, the GNU debugger.
  6. This file is free software; you can redistribute it and/or modify
  7. it under the terms of the GNU General Public License as published by
  8. the Free Software Foundation; either version 3, or (at your option)
  9. any later version.
  10. It is distributed in the hope that it will be useful, but WITHOUT
  11. ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  12. or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
  13. License for more details.
  14. You should have received a copy of the GNU General Public License along
  15. with this program; if not, write to the Free Software Foundation, Inc.,
  16. 51 Franklin Street - Fifth Floor, Boston, MA 02110-1301, USA.
  17. */
  18. #ifndef MT_CPU_H
  19. #define MT_CPU_H
  20. #ifdef __cplusplus
  21. extern "C" {
  22. #endif
  23. #define CGEN_ARCH mt
  24. /* Given symbol S, return mt_cgen_<S>. */
  25. #define CGEN_SYM(s) mt##_cgen_##s
  26. /* Selected cpu families. */
  27. #define HAVE_CPU_MS1BF
  28. #define HAVE_CPU_MS1_003BF
  29. #define HAVE_CPU_MS2BF
  30. #define CGEN_INSN_LSB0_P 1
  31. /* Minimum size of any insn (in bytes). */
  32. #define CGEN_MIN_INSN_SIZE 4
  33. /* Maximum size of any insn (in bytes). */
  34. #define CGEN_MAX_INSN_SIZE 4
  35. #define CGEN_INT_INSN_P 1
  36. /* Maximum number of syntax elements in an instruction. */
  37. #define CGEN_ACTUAL_MAX_SYNTAX_ELEMENTS 40
  38. /* CGEN_MNEMONIC_OPERANDS is defined if mnemonics have operands.
  39. e.g. In "b,a foo" the ",a" is an operand. If mnemonics have operands
  40. we can't hash on everything up to the space. */
  41. #define CGEN_MNEMONIC_OPERANDS
  42. /* Maximum number of fields in an instruction. */
  43. #define CGEN_ACTUAL_MAX_IFMT_OPERANDS 14
  44. /* Enums. */
  45. /* Enum declaration for msys enums. */
  46. typedef enum insn_msys {
  47. MSYS_NO, MSYS_YES
  48. } INSN_MSYS;
  49. /* Enum declaration for opc enums. */
  50. typedef enum insn_opc {
  51. OPC_ADD = 0, OPC_ADDU = 1, OPC_SUB = 2, OPC_SUBU = 3
  52. , OPC_MUL = 4, OPC_AND = 8, OPC_OR = 9, OPC_XOR = 10
  53. , OPC_NAND = 11, OPC_NOR = 12, OPC_XNOR = 13, OPC_LDUI = 14
  54. , OPC_LSL = 16, OPC_LSR = 17, OPC_ASR = 18, OPC_BRLT = 24
  55. , OPC_BRLE = 25, OPC_BREQ = 26, OPC_JMP = 27, OPC_JAL = 28
  56. , OPC_BRNEQ = 29, OPC_DBNZ = 30, OPC_LOOP = 31, OPC_LDW = 32
  57. , OPC_STW = 33, OPC_EI = 48, OPC_DI = 49, OPC_SI = 50
  58. , OPC_RETI = 51, OPC_BREAK = 52, OPC_IFLUSH = 53
  59. } INSN_OPC;
  60. /* Enum declaration for msopc enums. */
  61. typedef enum insn_msopc {
  62. MSOPC_LDCTXT, MSOPC_LDFB, MSOPC_STFB, MSOPC_FBCB
  63. , MSOPC_MFBCB, MSOPC_FBCCI, MSOPC_FBRCI, MSOPC_FBCRI
  64. , MSOPC_FBRRI, MSOPC_MFBCCI, MSOPC_MFBRCI, MSOPC_MFBCRI
  65. , MSOPC_MFBRRI, MSOPC_FBCBDR, MSOPC_RCFBCB, MSOPC_MRCFBCB
  66. , MSOPC_CBCAST, MSOPC_DUPCBCAST, MSOPC_WFBI, MSOPC_WFB
  67. , MSOPC_RCRISC, MSOPC_FBCBINC, MSOPC_RCXMODE, MSOPC_INTLVR
  68. , MSOPC_WFBINC, MSOPC_MWFBINC, MSOPC_WFBINCR, MSOPC_MWFBINCR
  69. , MSOPC_FBCBINCS, MSOPC_MFBCBINCS, MSOPC_FBCBINCRS, MSOPC_MFBCBINCRS
  70. } INSN_MSOPC;
  71. /* Enum declaration for imm enums. */
  72. typedef enum insn_imm {
  73. IMM_NO, IMM_YES
  74. } INSN_IMM;
  75. /* Enum declaration for . */
  76. typedef enum msys_syms {
  77. H_NIL_DUP = 1, H_NIL_XX = 0
  78. } MSYS_SYMS;
  79. /* Attributes. */
  80. /* Enum declaration for machine type selection. */
  81. typedef enum mach_attr {
  82. MACH_BASE, MACH_MS1, MACH_MS1_003, MACH_MS2
  83. , MACH_MAX
  84. } MACH_ATTR;
  85. /* Enum declaration for instruction set selection. */
  86. typedef enum isa_attr {
  87. ISA_MT, ISA_MAX
  88. } ISA_ATTR;
  89. /* Number of architecture variants. */
  90. #define MAX_ISAS 1
  91. #define MAX_MACHS ((int) MACH_MAX)
  92. /* Ifield support. */
  93. /* Ifield attribute indices. */
  94. /* Enum declaration for cgen_ifld attrs. */
  95. typedef enum cgen_ifld_attr {
  96. CGEN_IFLD_VIRTUAL, CGEN_IFLD_PCREL_ADDR, CGEN_IFLD_ABS_ADDR, CGEN_IFLD_RESERVED
  97. , CGEN_IFLD_SIGN_OPT, CGEN_IFLD_SIGNED, CGEN_IFLD_END_BOOLS, CGEN_IFLD_START_NBOOLS = 31
  98. , CGEN_IFLD_MACH, CGEN_IFLD_END_NBOOLS
  99. } CGEN_IFLD_ATTR;
  100. /* Number of non-boolean elements in cgen_ifld_attr. */
  101. #define CGEN_IFLD_NBOOL_ATTRS (CGEN_IFLD_END_NBOOLS - CGEN_IFLD_START_NBOOLS - 1)
  102. /* cgen_ifld attribute accessor macros. */
  103. #define CGEN_ATTR_CGEN_IFLD_MACH_VALUE(attrs) ((attrs)->nonbool[CGEN_IFLD_MACH-CGEN_IFLD_START_NBOOLS-1].nonbitset)
  104. #define CGEN_ATTR_CGEN_IFLD_VIRTUAL_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_IFLD_VIRTUAL)) != 0)
  105. #define CGEN_ATTR_CGEN_IFLD_PCREL_ADDR_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_IFLD_PCREL_ADDR)) != 0)
  106. #define CGEN_ATTR_CGEN_IFLD_ABS_ADDR_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_IFLD_ABS_ADDR)) != 0)
  107. #define CGEN_ATTR_CGEN_IFLD_RESERVED_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_IFLD_RESERVED)) != 0)
  108. #define CGEN_ATTR_CGEN_IFLD_SIGN_OPT_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_IFLD_SIGN_OPT)) != 0)
  109. #define CGEN_ATTR_CGEN_IFLD_SIGNED_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_IFLD_SIGNED)) != 0)
  110. /* Enum declaration for mt ifield types. */
  111. typedef enum ifield_type {
  112. MT_F_NIL, MT_F_ANYOF, MT_F_MSYS, MT_F_OPC
  113. , MT_F_IMM, MT_F_UU24, MT_F_SR1, MT_F_SR2
  114. , MT_F_DR, MT_F_DRRR, MT_F_IMM16U, MT_F_IMM16S
  115. , MT_F_IMM16A, MT_F_UU4A, MT_F_UU4B, MT_F_UU12
  116. , MT_F_UU8, MT_F_UU16, MT_F_UU1, MT_F_MSOPC
  117. , MT_F_UU_26_25, MT_F_MASK, MT_F_BANKADDR, MT_F_RDA
  118. , MT_F_UU_2_25, MT_F_RBBC, MT_F_PERM, MT_F_MODE
  119. , MT_F_UU_1_24, MT_F_WR, MT_F_FBINCR, MT_F_UU_2_23
  120. , MT_F_XMODE, MT_F_A23, MT_F_MASK1, MT_F_CR
  121. , MT_F_TYPE, MT_F_INCAMT, MT_F_CBS, MT_F_UU_1_19
  122. , MT_F_BALL, MT_F_COLNUM, MT_F_BRC, MT_F_INCR
  123. , MT_F_FBDISP, MT_F_UU_4_15, MT_F_LENGTH, MT_F_UU_1_15
  124. , MT_F_RC, MT_F_RCNUM, MT_F_ROWNUM, MT_F_CBX
  125. , MT_F_ID, MT_F_SIZE, MT_F_ROWNUM1, MT_F_UU_3_11
  126. , MT_F_RC1, MT_F_CCB, MT_F_CBRB, MT_F_CDB
  127. , MT_F_ROWNUM2, MT_F_CELL, MT_F_UU_3_9, MT_F_CONTNUM
  128. , MT_F_UU_1_6, MT_F_DUP, MT_F_RC2, MT_F_CTXDISP
  129. , MT_F_IMM16L, MT_F_LOOPO, MT_F_CB1SEL, MT_F_CB2SEL
  130. , MT_F_CB1INCR, MT_F_CB2INCR, MT_F_RC3, MT_F_MSYSFRSR2
  131. , MT_F_BRC2, MT_F_BALL2, MT_F_MAX
  132. } IFIELD_TYPE;
  133. #define MAX_IFLD ((int) MT_F_MAX)
  134. /* Hardware attribute indices. */
  135. /* Enum declaration for cgen_hw attrs. */
  136. typedef enum cgen_hw_attr {
  137. CGEN_HW_VIRTUAL, CGEN_HW_CACHE_ADDR, CGEN_HW_PC, CGEN_HW_PROFILE
  138. , CGEN_HW_END_BOOLS, CGEN_HW_START_NBOOLS = 31, CGEN_HW_MACH, CGEN_HW_END_NBOOLS
  139. } CGEN_HW_ATTR;
  140. /* Number of non-boolean elements in cgen_hw_attr. */
  141. #define CGEN_HW_NBOOL_ATTRS (CGEN_HW_END_NBOOLS - CGEN_HW_START_NBOOLS - 1)
  142. /* cgen_hw attribute accessor macros. */
  143. #define CGEN_ATTR_CGEN_HW_MACH_VALUE(attrs) ((attrs)->nonbool[CGEN_HW_MACH-CGEN_HW_START_NBOOLS-1].nonbitset)
  144. #define CGEN_ATTR_CGEN_HW_VIRTUAL_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_HW_VIRTUAL)) != 0)
  145. #define CGEN_ATTR_CGEN_HW_CACHE_ADDR_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_HW_CACHE_ADDR)) != 0)
  146. #define CGEN_ATTR_CGEN_HW_PC_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_HW_PC)) != 0)
  147. #define CGEN_ATTR_CGEN_HW_PROFILE_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_HW_PROFILE)) != 0)
  148. /* Enum declaration for mt hardware types. */
  149. typedef enum cgen_hw_type {
  150. HW_H_MEMORY, HW_H_SINT, HW_H_UINT, HW_H_ADDR
  151. , HW_H_IADDR, HW_H_SPR, HW_H_PC, HW_MAX
  152. } CGEN_HW_TYPE;
  153. #define MAX_HW ((int) HW_MAX)
  154. /* Operand attribute indices. */
  155. /* Enum declaration for cgen_operand attrs. */
  156. typedef enum cgen_operand_attr {
  157. CGEN_OPERAND_VIRTUAL, CGEN_OPERAND_PCREL_ADDR, CGEN_OPERAND_ABS_ADDR, CGEN_OPERAND_SIGN_OPT
  158. , CGEN_OPERAND_SIGNED, CGEN_OPERAND_NEGATIVE, CGEN_OPERAND_RELAX, CGEN_OPERAND_SEM_ONLY
  159. , CGEN_OPERAND_END_BOOLS, CGEN_OPERAND_START_NBOOLS = 31, CGEN_OPERAND_MACH, CGEN_OPERAND_END_NBOOLS
  160. } CGEN_OPERAND_ATTR;
  161. /* Number of non-boolean elements in cgen_operand_attr. */
  162. #define CGEN_OPERAND_NBOOL_ATTRS (CGEN_OPERAND_END_NBOOLS - CGEN_OPERAND_START_NBOOLS - 1)
  163. /* cgen_operand attribute accessor macros. */
  164. #define CGEN_ATTR_CGEN_OPERAND_MACH_VALUE(attrs) ((attrs)->nonbool[CGEN_OPERAND_MACH-CGEN_OPERAND_START_NBOOLS-1].nonbitset)
  165. #define CGEN_ATTR_CGEN_OPERAND_VIRTUAL_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_OPERAND_VIRTUAL)) != 0)
  166. #define CGEN_ATTR_CGEN_OPERAND_PCREL_ADDR_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_OPERAND_PCREL_ADDR)) != 0)
  167. #define CGEN_ATTR_CGEN_OPERAND_ABS_ADDR_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_OPERAND_ABS_ADDR)) != 0)
  168. #define CGEN_ATTR_CGEN_OPERAND_SIGN_OPT_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_OPERAND_SIGN_OPT)) != 0)
  169. #define CGEN_ATTR_CGEN_OPERAND_SIGNED_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_OPERAND_SIGNED)) != 0)
  170. #define CGEN_ATTR_CGEN_OPERAND_NEGATIVE_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_OPERAND_NEGATIVE)) != 0)
  171. #define CGEN_ATTR_CGEN_OPERAND_RELAX_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_OPERAND_RELAX)) != 0)
  172. #define CGEN_ATTR_CGEN_OPERAND_SEM_ONLY_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_OPERAND_SEM_ONLY)) != 0)
  173. /* Enum declaration for mt operand types. */
  174. typedef enum cgen_operand_type {
  175. MT_OPERAND_PC, MT_OPERAND_FRSR1, MT_OPERAND_FRSR2, MT_OPERAND_FRDR
  176. , MT_OPERAND_FRDRRR, MT_OPERAND_IMM16, MT_OPERAND_IMM16Z, MT_OPERAND_IMM16O
  177. , MT_OPERAND_RC, MT_OPERAND_RCNUM, MT_OPERAND_CONTNUM, MT_OPERAND_RBBC
  178. , MT_OPERAND_COLNUM, MT_OPERAND_ROWNUM, MT_OPERAND_ROWNUM1, MT_OPERAND_ROWNUM2
  179. , MT_OPERAND_RC1, MT_OPERAND_RC2, MT_OPERAND_CBRB, MT_OPERAND_CELL
  180. , MT_OPERAND_DUP, MT_OPERAND_CTXDISP, MT_OPERAND_FBDISP, MT_OPERAND_TYPE
  181. , MT_OPERAND_MASK, MT_OPERAND_BANKADDR, MT_OPERAND_INCAMT, MT_OPERAND_XMODE
  182. , MT_OPERAND_MASK1, MT_OPERAND_BALL, MT_OPERAND_BRC, MT_OPERAND_RDA
  183. , MT_OPERAND_WR, MT_OPERAND_BALL2, MT_OPERAND_BRC2, MT_OPERAND_PERM
  184. , MT_OPERAND_A23, MT_OPERAND_CR, MT_OPERAND_CBS, MT_OPERAND_INCR
  185. , MT_OPERAND_LENGTH, MT_OPERAND_CBX, MT_OPERAND_CCB, MT_OPERAND_CDB
  186. , MT_OPERAND_MODE, MT_OPERAND_ID, MT_OPERAND_SIZE, MT_OPERAND_FBINCR
  187. , MT_OPERAND_LOOPSIZE, MT_OPERAND_IMM16L, MT_OPERAND_RC3, MT_OPERAND_CB1SEL
  188. , MT_OPERAND_CB2SEL, MT_OPERAND_CB1INCR, MT_OPERAND_CB2INCR, MT_OPERAND_MAX
  189. } CGEN_OPERAND_TYPE;
  190. /* Number of operands types. */
  191. #define MAX_OPERANDS 55
  192. /* Maximum number of operands referenced by any insn. */
  193. #define MAX_OPERAND_INSTANCES 8
  194. /* Insn attribute indices. */
  195. /* Enum declaration for cgen_insn attrs. */
  196. typedef enum cgen_insn_attr {
  197. CGEN_INSN_ALIAS, CGEN_INSN_VIRTUAL, CGEN_INSN_UNCOND_CTI, CGEN_INSN_COND_CTI
  198. , CGEN_INSN_SKIP_CTI, CGEN_INSN_DELAY_SLOT, CGEN_INSN_RELAXABLE, CGEN_INSN_RELAXED
  199. , CGEN_INSN_NO_DIS, CGEN_INSN_PBB, CGEN_INSN_LOAD_DELAY, CGEN_INSN_MEMORY_ACCESS
  200. , CGEN_INSN_AL_INSN, CGEN_INSN_IO_INSN, CGEN_INSN_BR_INSN, CGEN_INSN_JAL_HAZARD
  201. , CGEN_INSN_USES_FRDR, CGEN_INSN_USES_FRDRRR, CGEN_INSN_USES_FRSR1, CGEN_INSN_USES_FRSR2
  202. , CGEN_INSN_SKIPA, CGEN_INSN_END_BOOLS, CGEN_INSN_START_NBOOLS = 31, CGEN_INSN_MACH
  203. , CGEN_INSN_END_NBOOLS
  204. } CGEN_INSN_ATTR;
  205. /* Number of non-boolean elements in cgen_insn_attr. */
  206. #define CGEN_INSN_NBOOL_ATTRS (CGEN_INSN_END_NBOOLS - CGEN_INSN_START_NBOOLS - 1)
  207. /* cgen_insn attribute accessor macros. */
  208. #define CGEN_ATTR_CGEN_INSN_MACH_VALUE(attrs) ((attrs)->nonbool[CGEN_INSN_MACH-CGEN_INSN_START_NBOOLS-1].nonbitset)
  209. #define CGEN_ATTR_CGEN_INSN_ALIAS_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_ALIAS)) != 0)
  210. #define CGEN_ATTR_CGEN_INSN_VIRTUAL_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_VIRTUAL)) != 0)
  211. #define CGEN_ATTR_CGEN_INSN_UNCOND_CTI_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_UNCOND_CTI)) != 0)
  212. #define CGEN_ATTR_CGEN_INSN_COND_CTI_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_COND_CTI)) != 0)
  213. #define CGEN_ATTR_CGEN_INSN_SKIP_CTI_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_SKIP_CTI)) != 0)
  214. #define CGEN_ATTR_CGEN_INSN_DELAY_SLOT_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_DELAY_SLOT)) != 0)
  215. #define CGEN_ATTR_CGEN_INSN_RELAXABLE_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_RELAXABLE)) != 0)
  216. #define CGEN_ATTR_CGEN_INSN_RELAXED_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_RELAXED)) != 0)
  217. #define CGEN_ATTR_CGEN_INSN_NO_DIS_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_NO_DIS)) != 0)
  218. #define CGEN_ATTR_CGEN_INSN_PBB_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_PBB)) != 0)
  219. #define CGEN_ATTR_CGEN_INSN_LOAD_DELAY_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_LOAD_DELAY)) != 0)
  220. #define CGEN_ATTR_CGEN_INSN_MEMORY_ACCESS_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_MEMORY_ACCESS)) != 0)
  221. #define CGEN_ATTR_CGEN_INSN_AL_INSN_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_AL_INSN)) != 0)
  222. #define CGEN_ATTR_CGEN_INSN_IO_INSN_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_IO_INSN)) != 0)
  223. #define CGEN_ATTR_CGEN_INSN_BR_INSN_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_BR_INSN)) != 0)
  224. #define CGEN_ATTR_CGEN_INSN_JAL_HAZARD_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_JAL_HAZARD)) != 0)
  225. #define CGEN_ATTR_CGEN_INSN_USES_FRDR_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_USES_FRDR)) != 0)
  226. #define CGEN_ATTR_CGEN_INSN_USES_FRDRRR_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_USES_FRDRRR)) != 0)
  227. #define CGEN_ATTR_CGEN_INSN_USES_FRSR1_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_USES_FRSR1)) != 0)
  228. #define CGEN_ATTR_CGEN_INSN_USES_FRSR2_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_USES_FRSR2)) != 0)
  229. #define CGEN_ATTR_CGEN_INSN_SKIPA_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_SKIPA)) != 0)
  230. /* cgen.h uses things we just defined. */
  231. #include "opcode/cgen.h"
  232. extern const struct cgen_ifld mt_cgen_ifld_table[];
  233. /* Attributes. */
  234. extern const CGEN_ATTR_TABLE mt_cgen_hardware_attr_table[];
  235. extern const CGEN_ATTR_TABLE mt_cgen_ifield_attr_table[];
  236. extern const CGEN_ATTR_TABLE mt_cgen_operand_attr_table[];
  237. extern const CGEN_ATTR_TABLE mt_cgen_insn_attr_table[];
  238. /* Hardware decls. */
  239. extern CGEN_KEYWORD mt_cgen_opval_h_spr;
  240. extern const CGEN_HW_ENTRY mt_cgen_hw_table[];
  241. #ifdef __cplusplus
  242. }
  243. #endif
  244. #endif /* MT_CPU_H */