m32r-desc.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292
  1. /* DO NOT EDIT! -*- buffer-read-only: t -*- vi:set ro: */
  2. /* CPU data header for m32r.
  3. THIS FILE IS MACHINE GENERATED WITH CGEN.
  4. Copyright (C) 1996-2022 Free Software Foundation, Inc.
  5. This file is part of the GNU Binutils and/or GDB, the GNU debugger.
  6. This file is free software; you can redistribute it and/or modify
  7. it under the terms of the GNU General Public License as published by
  8. the Free Software Foundation; either version 3, or (at your option)
  9. any later version.
  10. It is distributed in the hope that it will be useful, but WITHOUT
  11. ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  12. or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
  13. License for more details.
  14. You should have received a copy of the GNU General Public License along
  15. with this program; if not, write to the Free Software Foundation, Inc.,
  16. 51 Franklin Street - Fifth Floor, Boston, MA 02110-1301, USA.
  17. */
  18. #ifndef M32R_CPU_H
  19. #define M32R_CPU_H
  20. #ifdef __cplusplus
  21. extern "C" {
  22. #endif
  23. #define CGEN_ARCH m32r
  24. /* Given symbol S, return m32r_cgen_<S>. */
  25. #define CGEN_SYM(s) m32r##_cgen_##s
  26. /* Selected cpu families. */
  27. #define HAVE_CPU_M32RBF
  28. #define HAVE_CPU_M32RXF
  29. #define HAVE_CPU_M32R2F
  30. #define CGEN_INSN_LSB0_P 0
  31. /* Minimum size of any insn (in bytes). */
  32. #define CGEN_MIN_INSN_SIZE 2
  33. /* Maximum size of any insn (in bytes). */
  34. #define CGEN_MAX_INSN_SIZE 4
  35. #define CGEN_INT_INSN_P 1
  36. /* Maximum number of syntax elements in an instruction. */
  37. #define CGEN_ACTUAL_MAX_SYNTAX_ELEMENTS 15
  38. /* CGEN_MNEMONIC_OPERANDS is defined if mnemonics have operands.
  39. e.g. In "b,a foo" the ",a" is an operand. If mnemonics have operands
  40. we can't hash on everything up to the space. */
  41. #define CGEN_MNEMONIC_OPERANDS
  42. /* Maximum number of fields in an instruction. */
  43. #define CGEN_ACTUAL_MAX_IFMT_OPERANDS 7
  44. /* Enums. */
  45. /* Enum declaration for insn format enums. */
  46. typedef enum insn_op1 {
  47. OP1_0, OP1_1, OP1_2, OP1_3
  48. , OP1_4, OP1_5, OP1_6, OP1_7
  49. , OP1_8, OP1_9, OP1_10, OP1_11
  50. , OP1_12, OP1_13, OP1_14, OP1_15
  51. } INSN_OP1;
  52. /* Enum declaration for op2 enums. */
  53. typedef enum insn_op2 {
  54. OP2_0, OP2_1, OP2_2, OP2_3
  55. , OP2_4, OP2_5, OP2_6, OP2_7
  56. , OP2_8, OP2_9, OP2_10, OP2_11
  57. , OP2_12, OP2_13, OP2_14, OP2_15
  58. } INSN_OP2;
  59. /* Enum declaration for . */
  60. typedef enum gr_names {
  61. H_GR_FP = 13, H_GR_LR = 14, H_GR_SP = 15, H_GR_R0 = 0
  62. , H_GR_R1 = 1, H_GR_R2 = 2, H_GR_R3 = 3, H_GR_R4 = 4
  63. , H_GR_R5 = 5, H_GR_R6 = 6, H_GR_R7 = 7, H_GR_R8 = 8
  64. , H_GR_R9 = 9, H_GR_R10 = 10, H_GR_R11 = 11, H_GR_R12 = 12
  65. , H_GR_R13 = 13, H_GR_R14 = 14, H_GR_R15 = 15
  66. } GR_NAMES;
  67. /* Enum declaration for . */
  68. typedef enum cr_names {
  69. H_CR_PSW = 0, H_CR_CBR = 1, H_CR_SPI = 2, H_CR_SPU = 3
  70. , H_CR_BPC = 6, H_CR_BBPSW = 8, H_CR_BBPC = 14, H_CR_EVB = 5
  71. , H_CR_CR0 = 0, H_CR_CR1 = 1, H_CR_CR2 = 2, H_CR_CR3 = 3
  72. , H_CR_CR4 = 4, H_CR_CR5 = 5, H_CR_CR6 = 6, H_CR_CR7 = 7
  73. , H_CR_CR8 = 8, H_CR_CR9 = 9, H_CR_CR10 = 10, H_CR_CR11 = 11
  74. , H_CR_CR12 = 12, H_CR_CR13 = 13, H_CR_CR14 = 14, H_CR_CR15 = 15
  75. } CR_NAMES;
  76. /* Attributes. */
  77. /* Enum declaration for machine type selection. */
  78. typedef enum mach_attr {
  79. MACH_BASE, MACH_M32R, MACH_M32RX, MACH_M32R2
  80. , MACH_MAX
  81. } MACH_ATTR;
  82. /* Enum declaration for instruction set selection. */
  83. typedef enum isa_attr {
  84. ISA_M32R, ISA_MAX
  85. } ISA_ATTR;
  86. /* Enum declaration for parallel execution pipeline selection. */
  87. typedef enum pipe_attr {
  88. PIPE_NONE, PIPE_O, PIPE_S, PIPE_OS
  89. , PIPE_O_OS
  90. } PIPE_ATTR;
  91. /* Number of architecture variants. */
  92. #define MAX_ISAS 1
  93. #define MAX_MACHS ((int) MACH_MAX)
  94. /* Ifield support. */
  95. /* Ifield attribute indices. */
  96. /* Enum declaration for cgen_ifld attrs. */
  97. typedef enum cgen_ifld_attr {
  98. CGEN_IFLD_VIRTUAL, CGEN_IFLD_PCREL_ADDR, CGEN_IFLD_ABS_ADDR, CGEN_IFLD_RESERVED
  99. , CGEN_IFLD_SIGN_OPT, CGEN_IFLD_SIGNED, CGEN_IFLD_RELOC, CGEN_IFLD_END_BOOLS
  100. , CGEN_IFLD_START_NBOOLS = 31, CGEN_IFLD_MACH, CGEN_IFLD_END_NBOOLS
  101. } CGEN_IFLD_ATTR;
  102. /* Number of non-boolean elements in cgen_ifld_attr. */
  103. #define CGEN_IFLD_NBOOL_ATTRS (CGEN_IFLD_END_NBOOLS - CGEN_IFLD_START_NBOOLS - 1)
  104. /* cgen_ifld attribute accessor macros. */
  105. #define CGEN_ATTR_CGEN_IFLD_MACH_VALUE(attrs) ((attrs)->nonbool[CGEN_IFLD_MACH-CGEN_IFLD_START_NBOOLS-1].nonbitset)
  106. #define CGEN_ATTR_CGEN_IFLD_VIRTUAL_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_IFLD_VIRTUAL)) != 0)
  107. #define CGEN_ATTR_CGEN_IFLD_PCREL_ADDR_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_IFLD_PCREL_ADDR)) != 0)
  108. #define CGEN_ATTR_CGEN_IFLD_ABS_ADDR_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_IFLD_ABS_ADDR)) != 0)
  109. #define CGEN_ATTR_CGEN_IFLD_RESERVED_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_IFLD_RESERVED)) != 0)
  110. #define CGEN_ATTR_CGEN_IFLD_SIGN_OPT_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_IFLD_SIGN_OPT)) != 0)
  111. #define CGEN_ATTR_CGEN_IFLD_SIGNED_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_IFLD_SIGNED)) != 0)
  112. #define CGEN_ATTR_CGEN_IFLD_RELOC_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_IFLD_RELOC)) != 0)
  113. /* Enum declaration for m32r ifield types. */
  114. typedef enum ifield_type {
  115. M32R_F_NIL, M32R_F_ANYOF, M32R_F_OP1, M32R_F_OP2
  116. , M32R_F_COND, M32R_F_R1, M32R_F_R2, M32R_F_SIMM8
  117. , M32R_F_SIMM16, M32R_F_SHIFT_OP2, M32R_F_UIMM3, M32R_F_UIMM4
  118. , M32R_F_UIMM5, M32R_F_UIMM8, M32R_F_UIMM16, M32R_F_UIMM24
  119. , M32R_F_HI16, M32R_F_DISP8, M32R_F_DISP16, M32R_F_DISP24
  120. , M32R_F_OP23, M32R_F_OP3, M32R_F_ACC, M32R_F_ACCS
  121. , M32R_F_ACCD, M32R_F_BITS67, M32R_F_BIT4, M32R_F_BIT14
  122. , M32R_F_IMM1, M32R_F_MAX
  123. } IFIELD_TYPE;
  124. #define MAX_IFLD ((int) M32R_F_MAX)
  125. /* Hardware attribute indices. */
  126. /* Enum declaration for cgen_hw attrs. */
  127. typedef enum cgen_hw_attr {
  128. CGEN_HW_VIRTUAL, CGEN_HW_CACHE_ADDR, CGEN_HW_PC, CGEN_HW_PROFILE
  129. , CGEN_HW_END_BOOLS, CGEN_HW_START_NBOOLS = 31, CGEN_HW_MACH, CGEN_HW_END_NBOOLS
  130. } CGEN_HW_ATTR;
  131. /* Number of non-boolean elements in cgen_hw_attr. */
  132. #define CGEN_HW_NBOOL_ATTRS (CGEN_HW_END_NBOOLS - CGEN_HW_START_NBOOLS - 1)
  133. /* cgen_hw attribute accessor macros. */
  134. #define CGEN_ATTR_CGEN_HW_MACH_VALUE(attrs) ((attrs)->nonbool[CGEN_HW_MACH-CGEN_HW_START_NBOOLS-1].nonbitset)
  135. #define CGEN_ATTR_CGEN_HW_VIRTUAL_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_HW_VIRTUAL)) != 0)
  136. #define CGEN_ATTR_CGEN_HW_CACHE_ADDR_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_HW_CACHE_ADDR)) != 0)
  137. #define CGEN_ATTR_CGEN_HW_PC_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_HW_PC)) != 0)
  138. #define CGEN_ATTR_CGEN_HW_PROFILE_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_HW_PROFILE)) != 0)
  139. /* Enum declaration for m32r hardware types. */
  140. typedef enum cgen_hw_type {
  141. HW_H_MEMORY, HW_H_SINT, HW_H_UINT, HW_H_ADDR
  142. , HW_H_IADDR, HW_H_PC, HW_H_HI16, HW_H_SLO16
  143. , HW_H_ULO16, HW_H_GR, HW_H_CR, HW_H_ACCUM
  144. , HW_H_ACCUMS, HW_H_COND, HW_H_PSW, HW_H_BPSW
  145. , HW_H_BBPSW, HW_H_LOCK, HW_MAX
  146. } CGEN_HW_TYPE;
  147. #define MAX_HW ((int) HW_MAX)
  148. /* Operand attribute indices. */
  149. /* Enum declaration for cgen_operand attrs. */
  150. typedef enum cgen_operand_attr {
  151. CGEN_OPERAND_VIRTUAL, CGEN_OPERAND_PCREL_ADDR, CGEN_OPERAND_ABS_ADDR, CGEN_OPERAND_SIGN_OPT
  152. , CGEN_OPERAND_SIGNED, CGEN_OPERAND_NEGATIVE, CGEN_OPERAND_RELAX, CGEN_OPERAND_SEM_ONLY
  153. , CGEN_OPERAND_RELOC, CGEN_OPERAND_END_BOOLS, CGEN_OPERAND_START_NBOOLS = 31, CGEN_OPERAND_MACH
  154. , CGEN_OPERAND_END_NBOOLS
  155. } CGEN_OPERAND_ATTR;
  156. /* Number of non-boolean elements in cgen_operand_attr. */
  157. #define CGEN_OPERAND_NBOOL_ATTRS (CGEN_OPERAND_END_NBOOLS - CGEN_OPERAND_START_NBOOLS - 1)
  158. /* cgen_operand attribute accessor macros. */
  159. #define CGEN_ATTR_CGEN_OPERAND_MACH_VALUE(attrs) ((attrs)->nonbool[CGEN_OPERAND_MACH-CGEN_OPERAND_START_NBOOLS-1].nonbitset)
  160. #define CGEN_ATTR_CGEN_OPERAND_VIRTUAL_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_OPERAND_VIRTUAL)) != 0)
  161. #define CGEN_ATTR_CGEN_OPERAND_PCREL_ADDR_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_OPERAND_PCREL_ADDR)) != 0)
  162. #define CGEN_ATTR_CGEN_OPERAND_ABS_ADDR_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_OPERAND_ABS_ADDR)) != 0)
  163. #define CGEN_ATTR_CGEN_OPERAND_SIGN_OPT_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_OPERAND_SIGN_OPT)) != 0)
  164. #define CGEN_ATTR_CGEN_OPERAND_SIGNED_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_OPERAND_SIGNED)) != 0)
  165. #define CGEN_ATTR_CGEN_OPERAND_NEGATIVE_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_OPERAND_NEGATIVE)) != 0)
  166. #define CGEN_ATTR_CGEN_OPERAND_RELAX_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_OPERAND_RELAX)) != 0)
  167. #define CGEN_ATTR_CGEN_OPERAND_SEM_ONLY_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_OPERAND_SEM_ONLY)) != 0)
  168. #define CGEN_ATTR_CGEN_OPERAND_RELOC_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_OPERAND_RELOC)) != 0)
  169. /* Enum declaration for m32r operand types. */
  170. typedef enum cgen_operand_type {
  171. M32R_OPERAND_PC, M32R_OPERAND_SR, M32R_OPERAND_DR, M32R_OPERAND_SRC1
  172. , M32R_OPERAND_SRC2, M32R_OPERAND_SCR, M32R_OPERAND_DCR, M32R_OPERAND_SIMM8
  173. , M32R_OPERAND_SIMM16, M32R_OPERAND_UIMM3, M32R_OPERAND_UIMM4, M32R_OPERAND_UIMM5
  174. , M32R_OPERAND_UIMM8, M32R_OPERAND_UIMM16, M32R_OPERAND_IMM1, M32R_OPERAND_ACCD
  175. , M32R_OPERAND_ACCS, M32R_OPERAND_ACC, M32R_OPERAND_HASH, M32R_OPERAND_HI16
  176. , M32R_OPERAND_SLO16, M32R_OPERAND_ULO16, M32R_OPERAND_UIMM24, M32R_OPERAND_DISP8
  177. , M32R_OPERAND_DISP16, M32R_OPERAND_DISP24, M32R_OPERAND_CONDBIT, M32R_OPERAND_ACCUM
  178. , M32R_OPERAND_MAX
  179. } CGEN_OPERAND_TYPE;
  180. /* Number of operands types. */
  181. #define MAX_OPERANDS 28
  182. /* Maximum number of operands referenced by any insn. */
  183. #define MAX_OPERAND_INSTANCES 11
  184. /* Insn attribute indices. */
  185. /* Enum declaration for cgen_insn attrs. */
  186. typedef enum cgen_insn_attr {
  187. CGEN_INSN_ALIAS, CGEN_INSN_VIRTUAL, CGEN_INSN_UNCOND_CTI, CGEN_INSN_COND_CTI
  188. , CGEN_INSN_SKIP_CTI, CGEN_INSN_DELAY_SLOT, CGEN_INSN_RELAXABLE, CGEN_INSN_RELAXED
  189. , CGEN_INSN_NO_DIS, CGEN_INSN_PBB, CGEN_INSN_FILL_SLOT, CGEN_INSN_SPECIAL
  190. , CGEN_INSN_SPECIAL_M32R, CGEN_INSN_SPECIAL_FLOAT, CGEN_INSN_END_BOOLS, CGEN_INSN_START_NBOOLS = 31
  191. , CGEN_INSN_MACH, CGEN_INSN_PIPE, CGEN_INSN_END_NBOOLS
  192. } CGEN_INSN_ATTR;
  193. /* Number of non-boolean elements in cgen_insn_attr. */
  194. #define CGEN_INSN_NBOOL_ATTRS (CGEN_INSN_END_NBOOLS - CGEN_INSN_START_NBOOLS - 1)
  195. /* cgen_insn attribute accessor macros. */
  196. #define CGEN_ATTR_CGEN_INSN_MACH_VALUE(attrs) ((attrs)->nonbool[CGEN_INSN_MACH-CGEN_INSN_START_NBOOLS-1].nonbitset)
  197. #define CGEN_ATTR_CGEN_INSN_PIPE_VALUE(attrs) ((attrs)->nonbool[CGEN_INSN_PIPE-CGEN_INSN_START_NBOOLS-1].nonbitset)
  198. #define CGEN_ATTR_CGEN_INSN_ALIAS_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_ALIAS)) != 0)
  199. #define CGEN_ATTR_CGEN_INSN_VIRTUAL_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_VIRTUAL)) != 0)
  200. #define CGEN_ATTR_CGEN_INSN_UNCOND_CTI_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_UNCOND_CTI)) != 0)
  201. #define CGEN_ATTR_CGEN_INSN_COND_CTI_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_COND_CTI)) != 0)
  202. #define CGEN_ATTR_CGEN_INSN_SKIP_CTI_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_SKIP_CTI)) != 0)
  203. #define CGEN_ATTR_CGEN_INSN_DELAY_SLOT_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_DELAY_SLOT)) != 0)
  204. #define CGEN_ATTR_CGEN_INSN_RELAXABLE_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_RELAXABLE)) != 0)
  205. #define CGEN_ATTR_CGEN_INSN_RELAXED_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_RELAXED)) != 0)
  206. #define CGEN_ATTR_CGEN_INSN_NO_DIS_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_NO_DIS)) != 0)
  207. #define CGEN_ATTR_CGEN_INSN_PBB_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_PBB)) != 0)
  208. #define CGEN_ATTR_CGEN_INSN_FILL_SLOT_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_FILL_SLOT)) != 0)
  209. #define CGEN_ATTR_CGEN_INSN_SPECIAL_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_SPECIAL)) != 0)
  210. #define CGEN_ATTR_CGEN_INSN_SPECIAL_M32R_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_SPECIAL_M32R)) != 0)
  211. #define CGEN_ATTR_CGEN_INSN_SPECIAL_FLOAT_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_SPECIAL_FLOAT)) != 0)
  212. /* cgen.h uses things we just defined. */
  213. #include "opcode/cgen.h"
  214. extern const struct cgen_ifld m32r_cgen_ifld_table[];
  215. /* Attributes. */
  216. extern const CGEN_ATTR_TABLE m32r_cgen_hardware_attr_table[];
  217. extern const CGEN_ATTR_TABLE m32r_cgen_ifield_attr_table[];
  218. extern const CGEN_ATTR_TABLE m32r_cgen_operand_attr_table[];
  219. extern const CGEN_ATTR_TABLE m32r_cgen_insn_attr_table[];
  220. /* Hardware decls. */
  221. extern CGEN_KEYWORD m32r_cgen_opval_gr_names;
  222. extern CGEN_KEYWORD m32r_cgen_opval_cr_names;
  223. extern CGEN_KEYWORD m32r_cgen_opval_h_accums;
  224. extern const CGEN_HW_ENTRY m32r_cgen_hw_table[];
  225. #ifdef __cplusplus
  226. }
  227. #endif
  228. #endif /* M32R_CPU_H */