iq2000-desc.c 70 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192
  1. /* DO NOT EDIT! -*- buffer-read-only: t -*- vi:set ro: */
  2. /* CPU data for iq2000.
  3. THIS FILE IS MACHINE GENERATED WITH CGEN.
  4. Copyright (C) 1996-2022 Free Software Foundation, Inc.
  5. This file is part of the GNU Binutils and/or GDB, the GNU debugger.
  6. This file is free software; you can redistribute it and/or modify
  7. it under the terms of the GNU General Public License as published by
  8. the Free Software Foundation; either version 3, or (at your option)
  9. any later version.
  10. It is distributed in the hope that it will be useful, but WITHOUT
  11. ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  12. or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
  13. License for more details.
  14. You should have received a copy of the GNU General Public License along
  15. with this program; if not, write to the Free Software Foundation, Inc.,
  16. 51 Franklin Street - Fifth Floor, Boston, MA 02110-1301, USA.
  17. */
  18. #include "sysdep.h"
  19. #include <stdio.h>
  20. #include <stdarg.h>
  21. #include <stdlib.h>
  22. #include "ansidecl.h"
  23. #include "bfd.h"
  24. #include "symcat.h"
  25. #include "iq2000-desc.h"
  26. #include "iq2000-opc.h"
  27. #include "opintl.h"
  28. #include "libiberty.h"
  29. #include "xregex.h"
  30. /* Attributes. */
  31. static const CGEN_ATTR_ENTRY bool_attr[] =
  32. {
  33. { "#f", 0 },
  34. { "#t", 1 },
  35. { 0, 0 }
  36. };
  37. static const CGEN_ATTR_ENTRY MACH_attr[] ATTRIBUTE_UNUSED =
  38. {
  39. { "base", MACH_BASE },
  40. { "iq2000", MACH_IQ2000 },
  41. { "iq10", MACH_IQ10 },
  42. { "max", MACH_MAX },
  43. { 0, 0 }
  44. };
  45. static const CGEN_ATTR_ENTRY ISA_attr[] ATTRIBUTE_UNUSED =
  46. {
  47. { "iq2000", ISA_IQ2000 },
  48. { "max", ISA_MAX },
  49. { 0, 0 }
  50. };
  51. const CGEN_ATTR_TABLE iq2000_cgen_ifield_attr_table[] =
  52. {
  53. { "MACH", & MACH_attr[0], & MACH_attr[0] },
  54. { "VIRTUAL", &bool_attr[0], &bool_attr[0] },
  55. { "PCREL-ADDR", &bool_attr[0], &bool_attr[0] },
  56. { "ABS-ADDR", &bool_attr[0], &bool_attr[0] },
  57. { "RESERVED", &bool_attr[0], &bool_attr[0] },
  58. { "SIGN-OPT", &bool_attr[0], &bool_attr[0] },
  59. { "SIGNED", &bool_attr[0], &bool_attr[0] },
  60. { 0, 0, 0 }
  61. };
  62. const CGEN_ATTR_TABLE iq2000_cgen_hardware_attr_table[] =
  63. {
  64. { "MACH", & MACH_attr[0], & MACH_attr[0] },
  65. { "VIRTUAL", &bool_attr[0], &bool_attr[0] },
  66. { "CACHE-ADDR", &bool_attr[0], &bool_attr[0] },
  67. { "PC", &bool_attr[0], &bool_attr[0] },
  68. { "PROFILE", &bool_attr[0], &bool_attr[0] },
  69. { 0, 0, 0 }
  70. };
  71. const CGEN_ATTR_TABLE iq2000_cgen_operand_attr_table[] =
  72. {
  73. { "MACH", & MACH_attr[0], & MACH_attr[0] },
  74. { "VIRTUAL", &bool_attr[0], &bool_attr[0] },
  75. { "PCREL-ADDR", &bool_attr[0], &bool_attr[0] },
  76. { "ABS-ADDR", &bool_attr[0], &bool_attr[0] },
  77. { "SIGN-OPT", &bool_attr[0], &bool_attr[0] },
  78. { "SIGNED", &bool_attr[0], &bool_attr[0] },
  79. { "NEGATIVE", &bool_attr[0], &bool_attr[0] },
  80. { "RELAX", &bool_attr[0], &bool_attr[0] },
  81. { "SEM-ONLY", &bool_attr[0], &bool_attr[0] },
  82. { 0, 0, 0 }
  83. };
  84. const CGEN_ATTR_TABLE iq2000_cgen_insn_attr_table[] =
  85. {
  86. { "MACH", & MACH_attr[0], & MACH_attr[0] },
  87. { "ALIAS", &bool_attr[0], &bool_attr[0] },
  88. { "VIRTUAL", &bool_attr[0], &bool_attr[0] },
  89. { "UNCOND-CTI", &bool_attr[0], &bool_attr[0] },
  90. { "COND-CTI", &bool_attr[0], &bool_attr[0] },
  91. { "SKIP-CTI", &bool_attr[0], &bool_attr[0] },
  92. { "DELAY-SLOT", &bool_attr[0], &bool_attr[0] },
  93. { "RELAXABLE", &bool_attr[0], &bool_attr[0] },
  94. { "RELAXED", &bool_attr[0], &bool_attr[0] },
  95. { "NO-DIS", &bool_attr[0], &bool_attr[0] },
  96. { "PBB", &bool_attr[0], &bool_attr[0] },
  97. { "YIELD-INSN", &bool_attr[0], &bool_attr[0] },
  98. { "LOAD-DELAY", &bool_attr[0], &bool_attr[0] },
  99. { "EVEN-REG-NUM", &bool_attr[0], &bool_attr[0] },
  100. { "UNSUPPORTED", &bool_attr[0], &bool_attr[0] },
  101. { "USES-RD", &bool_attr[0], &bool_attr[0] },
  102. { "USES-RS", &bool_attr[0], &bool_attr[0] },
  103. { "USES-RT", &bool_attr[0], &bool_attr[0] },
  104. { "USES-R31", &bool_attr[0], &bool_attr[0] },
  105. { 0, 0, 0 }
  106. };
  107. /* Instruction set variants. */
  108. static const CGEN_ISA iq2000_cgen_isa_table[] = {
  109. { "iq2000", 32, 32, 32, 32 },
  110. { 0, 0, 0, 0, 0 }
  111. };
  112. /* Machine variants. */
  113. static const CGEN_MACH iq2000_cgen_mach_table[] = {
  114. { "iq2000", "iq2000", MACH_IQ2000, 0 },
  115. { "iq10", "iq10", MACH_IQ10, 0 },
  116. { 0, 0, 0, 0 }
  117. };
  118. static CGEN_KEYWORD_ENTRY iq2000_cgen_opval_gr_names_entries[] =
  119. {
  120. { "r0", 0, {0, {{{0, 0}}}}, 0, 0 },
  121. { "%0", 0, {0, {{{0, 0}}}}, 0, 0 },
  122. { "r1", 1, {0, {{{0, 0}}}}, 0, 0 },
  123. { "%1", 1, {0, {{{0, 0}}}}, 0, 0 },
  124. { "r2", 2, {0, {{{0, 0}}}}, 0, 0 },
  125. { "%2", 2, {0, {{{0, 0}}}}, 0, 0 },
  126. { "r3", 3, {0, {{{0, 0}}}}, 0, 0 },
  127. { "%3", 3, {0, {{{0, 0}}}}, 0, 0 },
  128. { "r4", 4, {0, {{{0, 0}}}}, 0, 0 },
  129. { "%4", 4, {0, {{{0, 0}}}}, 0, 0 },
  130. { "r5", 5, {0, {{{0, 0}}}}, 0, 0 },
  131. { "%5", 5, {0, {{{0, 0}}}}, 0, 0 },
  132. { "r6", 6, {0, {{{0, 0}}}}, 0, 0 },
  133. { "%6", 6, {0, {{{0, 0}}}}, 0, 0 },
  134. { "r7", 7, {0, {{{0, 0}}}}, 0, 0 },
  135. { "%7", 7, {0, {{{0, 0}}}}, 0, 0 },
  136. { "r8", 8, {0, {{{0, 0}}}}, 0, 0 },
  137. { "%8", 8, {0, {{{0, 0}}}}, 0, 0 },
  138. { "r9", 9, {0, {{{0, 0}}}}, 0, 0 },
  139. { "%9", 9, {0, {{{0, 0}}}}, 0, 0 },
  140. { "r10", 10, {0, {{{0, 0}}}}, 0, 0 },
  141. { "%10", 10, {0, {{{0, 0}}}}, 0, 0 },
  142. { "r11", 11, {0, {{{0, 0}}}}, 0, 0 },
  143. { "%11", 11, {0, {{{0, 0}}}}, 0, 0 },
  144. { "r12", 12, {0, {{{0, 0}}}}, 0, 0 },
  145. { "%12", 12, {0, {{{0, 0}}}}, 0, 0 },
  146. { "r13", 13, {0, {{{0, 0}}}}, 0, 0 },
  147. { "%13", 13, {0, {{{0, 0}}}}, 0, 0 },
  148. { "r14", 14, {0, {{{0, 0}}}}, 0, 0 },
  149. { "%14", 14, {0, {{{0, 0}}}}, 0, 0 },
  150. { "r15", 15, {0, {{{0, 0}}}}, 0, 0 },
  151. { "%15", 15, {0, {{{0, 0}}}}, 0, 0 },
  152. { "r16", 16, {0, {{{0, 0}}}}, 0, 0 },
  153. { "%16", 16, {0, {{{0, 0}}}}, 0, 0 },
  154. { "r17", 17, {0, {{{0, 0}}}}, 0, 0 },
  155. { "%17", 17, {0, {{{0, 0}}}}, 0, 0 },
  156. { "r18", 18, {0, {{{0, 0}}}}, 0, 0 },
  157. { "%18", 18, {0, {{{0, 0}}}}, 0, 0 },
  158. { "r19", 19, {0, {{{0, 0}}}}, 0, 0 },
  159. { "%19", 19, {0, {{{0, 0}}}}, 0, 0 },
  160. { "r20", 20, {0, {{{0, 0}}}}, 0, 0 },
  161. { "%20", 20, {0, {{{0, 0}}}}, 0, 0 },
  162. { "r21", 21, {0, {{{0, 0}}}}, 0, 0 },
  163. { "%21", 21, {0, {{{0, 0}}}}, 0, 0 },
  164. { "r22", 22, {0, {{{0, 0}}}}, 0, 0 },
  165. { "%22", 22, {0, {{{0, 0}}}}, 0, 0 },
  166. { "r23", 23, {0, {{{0, 0}}}}, 0, 0 },
  167. { "%23", 23, {0, {{{0, 0}}}}, 0, 0 },
  168. { "r24", 24, {0, {{{0, 0}}}}, 0, 0 },
  169. { "%24", 24, {0, {{{0, 0}}}}, 0, 0 },
  170. { "r25", 25, {0, {{{0, 0}}}}, 0, 0 },
  171. { "%25", 25, {0, {{{0, 0}}}}, 0, 0 },
  172. { "r26", 26, {0, {{{0, 0}}}}, 0, 0 },
  173. { "%26", 26, {0, {{{0, 0}}}}, 0, 0 },
  174. { "r27", 27, {0, {{{0, 0}}}}, 0, 0 },
  175. { "%27", 27, {0, {{{0, 0}}}}, 0, 0 },
  176. { "r28", 28, {0, {{{0, 0}}}}, 0, 0 },
  177. { "%28", 28, {0, {{{0, 0}}}}, 0, 0 },
  178. { "r29", 29, {0, {{{0, 0}}}}, 0, 0 },
  179. { "%29", 29, {0, {{{0, 0}}}}, 0, 0 },
  180. { "r30", 30, {0, {{{0, 0}}}}, 0, 0 },
  181. { "%30", 30, {0, {{{0, 0}}}}, 0, 0 },
  182. { "r31", 31, {0, {{{0, 0}}}}, 0, 0 },
  183. { "%31", 31, {0, {{{0, 0}}}}, 0, 0 }
  184. };
  185. CGEN_KEYWORD iq2000_cgen_opval_gr_names =
  186. {
  187. & iq2000_cgen_opval_gr_names_entries[0],
  188. 64,
  189. 0, 0, 0, 0, ""
  190. };
  191. /* The hardware table. */
  192. #define A(a) (1 << CGEN_HW_##a)
  193. const CGEN_HW_ENTRY iq2000_cgen_hw_table[] =
  194. {
  195. { "h-memory", HW_H_MEMORY, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  196. { "h-sint", HW_H_SINT, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  197. { "h-uint", HW_H_UINT, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  198. { "h-addr", HW_H_ADDR, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  199. { "h-iaddr", HW_H_IADDR, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  200. { "h-pc", HW_H_PC, CGEN_ASM_NONE, 0, { 0|A(PROFILE)|A(PC), { { { (1<<MACH_BASE), 0 } } } } },
  201. { "h-gr", HW_H_GR, CGEN_ASM_KEYWORD, (PTR) & iq2000_cgen_opval_gr_names, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  202. { 0, 0, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } } } } }
  203. };
  204. #undef A
  205. /* The instruction field table. */
  206. #define A(a) (1 << CGEN_IFLD_##a)
  207. const CGEN_IFLD iq2000_cgen_ifld_table[] =
  208. {
  209. { IQ2000_F_NIL, "f-nil", 0, 0, 0, 0, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  210. { IQ2000_F_ANYOF, "f-anyof", 0, 0, 0, 0, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  211. { IQ2000_F_OPCODE, "f-opcode", 0, 32, 31, 6, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  212. { IQ2000_F_RS, "f-rs", 0, 32, 25, 5, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  213. { IQ2000_F_RT, "f-rt", 0, 32, 20, 5, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  214. { IQ2000_F_RD, "f-rd", 0, 32, 15, 5, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  215. { IQ2000_F_SHAMT, "f-shamt", 0, 32, 10, 5, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  216. { IQ2000_F_CP_OP, "f-cp-op", 0, 32, 10, 3, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  217. { IQ2000_F_CP_OP_10, "f-cp-op-10", 0, 32, 10, 5, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  218. { IQ2000_F_CP_GRP, "f-cp-grp", 0, 32, 7, 2, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  219. { IQ2000_F_FUNC, "f-func", 0, 32, 5, 6, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  220. { IQ2000_F_IMM, "f-imm", 0, 32, 15, 16, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  221. { IQ2000_F_RD_RS, "f-rd-rs", 0, 0, 0, 0,{ 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } } } } },
  222. { IQ2000_F_RD_RT, "f-rd-rt", 0, 0, 0, 0,{ 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } } } } },
  223. { IQ2000_F_RT_RS, "f-rt-rs", 0, 0, 0, 0,{ 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } } } } },
  224. { IQ2000_F_JTARG, "f-jtarg", 0, 32, 15, 16, { 0|A(ABS_ADDR), { { { (1<<MACH_BASE), 0 } } } } },
  225. { IQ2000_F_JTARGQ10, "f-jtargq10", 0, 32, 20, 21, { 0|A(ABS_ADDR), { { { (1<<MACH_BASE), 0 } } } } },
  226. { IQ2000_F_OFFSET, "f-offset", 0, 32, 15, 16, { 0|A(PCREL_ADDR), { { { (1<<MACH_BASE), 0 } } } } },
  227. { IQ2000_F_COUNT, "f-count", 0, 32, 15, 7, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  228. { IQ2000_F_BYTECOUNT, "f-bytecount", 0, 32, 7, 8, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  229. { IQ2000_F_INDEX, "f-index", 0, 32, 8, 9, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  230. { IQ2000_F_MASK, "f-mask", 0, 32, 9, 4, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  231. { IQ2000_F_MASKQ10, "f-maskq10", 0, 32, 10, 5, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  232. { IQ2000_F_MASKL, "f-maskl", 0, 32, 4, 5, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  233. { IQ2000_F_EXCODE, "f-excode", 0, 32, 25, 20, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  234. { IQ2000_F_RSRVD, "f-rsrvd", 0, 32, 25, 10, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  235. { IQ2000_F_10_11, "f-10-11", 0, 32, 10, 11, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  236. { IQ2000_F_24_19, "f-24-19", 0, 32, 24, 19, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  237. { IQ2000_F_5, "f-5", 0, 32, 5, 1, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  238. { IQ2000_F_10, "f-10", 0, 32, 10, 1, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  239. { IQ2000_F_25, "f-25", 0, 32, 25, 1, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  240. { IQ2000_F_CAM_Z, "f-cam-z", 0, 32, 5, 3, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  241. { IQ2000_F_CAM_Y, "f-cam-y", 0, 32, 2, 3, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  242. { IQ2000_F_CM_3FUNC, "f-cm-3func", 0, 32, 5, 3, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  243. { IQ2000_F_CM_4FUNC, "f-cm-4func", 0, 32, 5, 4, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  244. { IQ2000_F_CM_3Z, "f-cm-3z", 0, 32, 1, 2, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  245. { IQ2000_F_CM_4Z, "f-cm-4z", 0, 32, 2, 3, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  246. { 0, 0, 0, 0, 0, 0, { 0, { { { (1<<MACH_BASE), 0 } } } } }
  247. };
  248. #undef A
  249. /* multi ifield declarations */
  250. const CGEN_MAYBE_MULTI_IFLD IQ2000_F_RD_RS_MULTI_IFIELD [];
  251. const CGEN_MAYBE_MULTI_IFLD IQ2000_F_RD_RT_MULTI_IFIELD [];
  252. const CGEN_MAYBE_MULTI_IFLD IQ2000_F_RT_RS_MULTI_IFIELD [];
  253. /* multi ifield definitions */
  254. const CGEN_MAYBE_MULTI_IFLD IQ2000_F_RD_RS_MULTI_IFIELD [] =
  255. {
  256. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_RD] } },
  257. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_RS] } },
  258. { 0, { (const PTR) 0 } }
  259. };
  260. const CGEN_MAYBE_MULTI_IFLD IQ2000_F_RD_RT_MULTI_IFIELD [] =
  261. {
  262. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_RD] } },
  263. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_RT] } },
  264. { 0, { (const PTR) 0 } }
  265. };
  266. const CGEN_MAYBE_MULTI_IFLD IQ2000_F_RT_RS_MULTI_IFIELD [] =
  267. {
  268. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_RT] } },
  269. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_RS] } },
  270. { 0, { (const PTR) 0 } }
  271. };
  272. /* The operand table. */
  273. #define A(a) (1 << CGEN_OPERAND_##a)
  274. #define OPERAND(op) IQ2000_OPERAND_##op
  275. const CGEN_OPERAND iq2000_cgen_operand_table[] =
  276. {
  277. /* pc: program counter */
  278. { "pc", IQ2000_OPERAND_PC, HW_H_PC, 0, 0,
  279. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_NIL] } },
  280. { 0|A(SEM_ONLY), { { { (1<<MACH_BASE), 0 } } } } },
  281. /* rs: register Rs */
  282. { "rs", IQ2000_OPERAND_RS, HW_H_GR, 25, 5,
  283. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_RS] } },
  284. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  285. /* rt: register Rt */
  286. { "rt", IQ2000_OPERAND_RT, HW_H_GR, 20, 5,
  287. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_RT] } },
  288. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  289. /* rd: register Rd */
  290. { "rd", IQ2000_OPERAND_RD, HW_H_GR, 15, 5,
  291. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_RD] } },
  292. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  293. /* rd-rs: register Rd from Rs */
  294. { "rd-rs", IQ2000_OPERAND_RD_RS, HW_H_GR, 15, 10,
  295. { 2, { (const PTR) &IQ2000_F_RD_RS_MULTI_IFIELD[0] } },
  296. { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } } } } },
  297. /* rd-rt: register Rd from Rt */
  298. { "rd-rt", IQ2000_OPERAND_RD_RT, HW_H_GR, 15, 10,
  299. { 2, { (const PTR) &IQ2000_F_RD_RT_MULTI_IFIELD[0] } },
  300. { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } } } } },
  301. /* rt-rs: register Rt from Rs */
  302. { "rt-rs", IQ2000_OPERAND_RT_RS, HW_H_GR, 20, 10,
  303. { 2, { (const PTR) &IQ2000_F_RT_RS_MULTI_IFIELD[0] } },
  304. { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } } } } },
  305. /* shamt: shift amount */
  306. { "shamt", IQ2000_OPERAND_SHAMT, HW_H_UINT, 10, 5,
  307. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_SHAMT] } },
  308. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  309. /* imm: immediate */
  310. { "imm", IQ2000_OPERAND_IMM, HW_H_UINT, 15, 16,
  311. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_IMM] } },
  312. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  313. /* offset: pc-relative offset */
  314. { "offset", IQ2000_OPERAND_OFFSET, HW_H_IADDR, 15, 16,
  315. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_OFFSET] } },
  316. { 0|A(PCREL_ADDR), { { { (1<<MACH_BASE), 0 } } } } },
  317. /* baseoff: base register offset */
  318. { "baseoff", IQ2000_OPERAND_BASEOFF, HW_H_IADDR, 15, 16,
  319. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_IMM] } },
  320. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  321. /* jmptarg: jump target */
  322. { "jmptarg", IQ2000_OPERAND_JMPTARG, HW_H_IADDR, 15, 16,
  323. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_JTARG] } },
  324. { 0|A(ABS_ADDR), { { { (1<<MACH_BASE), 0 } } } } },
  325. /* mask: mask */
  326. { "mask", IQ2000_OPERAND_MASK, HW_H_UINT, 9, 4,
  327. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_MASK] } },
  328. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  329. /* maskq10: iq10 mask */
  330. { "maskq10", IQ2000_OPERAND_MASKQ10, HW_H_UINT, 10, 5,
  331. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_MASKQ10] } },
  332. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  333. /* maskl: mask left */
  334. { "maskl", IQ2000_OPERAND_MASKL, HW_H_UINT, 4, 5,
  335. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_MASKL] } },
  336. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  337. /* count: count */
  338. { "count", IQ2000_OPERAND_COUNT, HW_H_UINT, 15, 7,
  339. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_COUNT] } },
  340. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  341. /* _index: index */
  342. { "_index", IQ2000_OPERAND__INDEX, HW_H_UINT, 8, 9,
  343. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_INDEX] } },
  344. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  345. /* execode: execcode */
  346. { "execode", IQ2000_OPERAND_EXECODE, HW_H_UINT, 25, 20,
  347. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_EXCODE] } },
  348. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  349. /* bytecount: byte count */
  350. { "bytecount", IQ2000_OPERAND_BYTECOUNT, HW_H_UINT, 7, 8,
  351. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_BYTECOUNT] } },
  352. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  353. /* cam-y: cam global opn y */
  354. { "cam-y", IQ2000_OPERAND_CAM_Y, HW_H_UINT, 2, 3,
  355. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_CAM_Y] } },
  356. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  357. /* cam-z: cam global mask z */
  358. { "cam-z", IQ2000_OPERAND_CAM_Z, HW_H_UINT, 5, 3,
  359. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_CAM_Z] } },
  360. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  361. /* cm-3func: CM 3 bit fn field */
  362. { "cm-3func", IQ2000_OPERAND_CM_3FUNC, HW_H_UINT, 5, 3,
  363. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_CM_3FUNC] } },
  364. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  365. /* cm-4func: CM 4 bit fn field */
  366. { "cm-4func", IQ2000_OPERAND_CM_4FUNC, HW_H_UINT, 5, 4,
  367. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_CM_4FUNC] } },
  368. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  369. /* cm-3z: CM 3 bit Z field */
  370. { "cm-3z", IQ2000_OPERAND_CM_3Z, HW_H_UINT, 1, 2,
  371. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_CM_3Z] } },
  372. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  373. /* cm-4z: CM 4 bit Z field */
  374. { "cm-4z", IQ2000_OPERAND_CM_4Z, HW_H_UINT, 2, 3,
  375. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_CM_4Z] } },
  376. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  377. /* base: base register */
  378. { "base", IQ2000_OPERAND_BASE, HW_H_GR, 25, 5,
  379. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_RS] } },
  380. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  381. /* maskr: mask right */
  382. { "maskr", IQ2000_OPERAND_MASKR, HW_H_UINT, 25, 5,
  383. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_RS] } },
  384. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  385. /* bitnum: bit number */
  386. { "bitnum", IQ2000_OPERAND_BITNUM, HW_H_UINT, 20, 5,
  387. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_RT] } },
  388. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  389. /* hi16: high 16 bit immediate */
  390. { "hi16", IQ2000_OPERAND_HI16, HW_H_UINT, 15, 16,
  391. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_IMM] } },
  392. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  393. /* lo16: 16 bit signed immediate, for low */
  394. { "lo16", IQ2000_OPERAND_LO16, HW_H_UINT, 15, 16,
  395. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_IMM] } },
  396. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  397. /* mlo16: negated 16 bit signed immediate */
  398. { "mlo16", IQ2000_OPERAND_MLO16, HW_H_UINT, 15, 16,
  399. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_IMM] } },
  400. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  401. /* jmptargq10: iq10 21-bit jump offset */
  402. { "jmptargq10", IQ2000_OPERAND_JMPTARGQ10, HW_H_IADDR, 20, 21,
  403. { 0, { (const PTR) &iq2000_cgen_ifld_table[IQ2000_F_JTARGQ10] } },
  404. { 0|A(ABS_ADDR), { { { (1<<MACH_BASE), 0 } } } } },
  405. /* sentinel */
  406. { 0, 0, 0, 0, 0,
  407. { 0, { (const PTR) 0 } },
  408. { 0, { { { (1<<MACH_BASE), 0 } } } } }
  409. };
  410. #undef A
  411. /* The instruction table. */
  412. #define OP(field) CGEN_SYNTAX_MAKE_FIELD (OPERAND (field))
  413. #define A(a) (1 << CGEN_INSN_##a)
  414. static const CGEN_IBASE iq2000_cgen_insn_table[MAX_INSNS] =
  415. {
  416. /* Special null first entry.
  417. A `num' value of zero is thus invalid.
  418. Also, the special `invalid' insn resides here. */
  419. { 0, 0, 0, 0, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  420. /* add ${rd-rs},$rt */
  421. {
  422. -1, "add2", "add", 32,
  423. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  424. },
  425. /* add $rd,$rs,$rt */
  426. {
  427. IQ2000_INSN_ADD, "add", "add", 32,
  428. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_BASE), 0 } } } }
  429. },
  430. /* addi ${rt-rs},$lo16 */
  431. {
  432. -1, "addi2", "addi", 32,
  433. { 0|A(USES_RT)|A(USES_RS)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  434. },
  435. /* addi $rt,$rs,$lo16 */
  436. {
  437. IQ2000_INSN_ADDI, "addi", "addi", 32,
  438. { 0|A(USES_RT)|A(USES_RS), { { { (1<<MACH_BASE), 0 } } } }
  439. },
  440. /* addiu ${rt-rs},$lo16 */
  441. {
  442. -1, "addiu2", "addiu", 32,
  443. { 0|A(USES_RT)|A(USES_RS)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  444. },
  445. /* addiu $rt,$rs,$lo16 */
  446. {
  447. IQ2000_INSN_ADDIU, "addiu", "addiu", 32,
  448. { 0|A(USES_RT)|A(USES_RS), { { { (1<<MACH_BASE), 0 } } } }
  449. },
  450. /* addu ${rd-rs},$rt */
  451. {
  452. -1, "addu2", "addu", 32,
  453. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  454. },
  455. /* addu $rd,$rs,$rt */
  456. {
  457. IQ2000_INSN_ADDU, "addu", "addu", 32,
  458. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_BASE), 0 } } } }
  459. },
  460. /* ado16 ${rd-rs},$rt */
  461. {
  462. -1, "ado162", "ado16", 32,
  463. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  464. },
  465. /* ado16 $rd,$rs,$rt */
  466. {
  467. IQ2000_INSN_ADO16, "ado16", "ado16", 32,
  468. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_BASE), 0 } } } }
  469. },
  470. /* and ${rd-rs},$rt */
  471. {
  472. -1, "and2", "and", 32,
  473. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  474. },
  475. /* and $rd,$rs,$rt */
  476. {
  477. IQ2000_INSN_AND, "and", "and", 32,
  478. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_BASE), 0 } } } }
  479. },
  480. /* andi ${rt-rs},$lo16 */
  481. {
  482. -1, "andi2", "andi", 32,
  483. { 0|A(USES_RT)|A(USES_RS)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  484. },
  485. /* andi $rt,$rs,$lo16 */
  486. {
  487. IQ2000_INSN_ANDI, "andi", "andi", 32,
  488. { 0|A(USES_RT)|A(USES_RS), { { { (1<<MACH_BASE), 0 } } } }
  489. },
  490. /* andoi ${rt-rs},$lo16 */
  491. {
  492. -1, "andoi2", "andoi", 32,
  493. { 0|A(USES_RT)|A(USES_RS)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  494. },
  495. /* andoi $rt,$rs,$lo16 */
  496. {
  497. IQ2000_INSN_ANDOI, "andoi", "andoi", 32,
  498. { 0|A(USES_RT)|A(USES_RS), { { { (1<<MACH_BASE), 0 } } } }
  499. },
  500. /* nor ${rd-rs},$rt */
  501. {
  502. -1, "nor2", "nor", 32,
  503. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  504. },
  505. /* nor $rd,$rs,$rt */
  506. {
  507. IQ2000_INSN_NOR, "nor", "nor", 32,
  508. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_BASE), 0 } } } }
  509. },
  510. /* or ${rd-rs},$rt */
  511. {
  512. -1, "or2", "or", 32,
  513. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  514. },
  515. /* or $rd,$rs,$rt */
  516. {
  517. IQ2000_INSN_OR, "or", "or", 32,
  518. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_BASE), 0 } } } }
  519. },
  520. /* ori ${rt-rs},$lo16 */
  521. {
  522. -1, "ori2", "ori", 32,
  523. { 0|A(USES_RT)|A(USES_RS)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  524. },
  525. /* ori $rt,$rs,$lo16 */
  526. {
  527. IQ2000_INSN_ORI, "ori", "ori", 32,
  528. { 0|A(USES_RT)|A(USES_RS), { { { (1<<MACH_BASE), 0 } } } }
  529. },
  530. /* ram $rd,$rt,$shamt,$maskl,$maskr */
  531. {
  532. IQ2000_INSN_RAM, "ram", "ram", 32,
  533. { 0|A(USES_RT)|A(USES_RD), { { { (1<<MACH_BASE), 0 } } } }
  534. },
  535. /* sll $rd,$rt,$shamt */
  536. {
  537. IQ2000_INSN_SLL, "sll", "sll", 32,
  538. { 0|A(USES_RT)|A(USES_RD), { { { (1<<MACH_BASE), 0 } } } }
  539. },
  540. /* sllv ${rd-rt},$rs */
  541. {
  542. -1, "sllv2", "sllv", 32,
  543. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  544. },
  545. /* sllv $rd,$rt,$rs */
  546. {
  547. IQ2000_INSN_SLLV, "sllv", "sllv", 32,
  548. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_BASE), 0 } } } }
  549. },
  550. /* slmv ${rd-rt},$rs,$shamt */
  551. {
  552. -1, "slmv2", "slmv", 32,
  553. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  554. },
  555. /* slmv $rd,$rt,$rs,$shamt */
  556. {
  557. IQ2000_INSN_SLMV, "slmv", "slmv", 32,
  558. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_BASE), 0 } } } }
  559. },
  560. /* slt ${rd-rs},$rt */
  561. {
  562. -1, "slt2", "slt", 32,
  563. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  564. },
  565. /* slt $rd,$rs,$rt */
  566. {
  567. IQ2000_INSN_SLT, "slt", "slt", 32,
  568. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_BASE), 0 } } } }
  569. },
  570. /* slti ${rt-rs},$imm */
  571. {
  572. -1, "slti2", "slti", 32,
  573. { 0|A(USES_RT)|A(USES_RS)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  574. },
  575. /* slti $rt,$rs,$imm */
  576. {
  577. IQ2000_INSN_SLTI, "slti", "slti", 32,
  578. { 0|A(USES_RT)|A(USES_RS), { { { (1<<MACH_BASE), 0 } } } }
  579. },
  580. /* sltiu ${rt-rs},$imm */
  581. {
  582. -1, "sltiu2", "sltiu", 32,
  583. { 0|A(USES_RT)|A(USES_RS)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  584. },
  585. /* sltiu $rt,$rs,$imm */
  586. {
  587. IQ2000_INSN_SLTIU, "sltiu", "sltiu", 32,
  588. { 0|A(USES_RT)|A(USES_RS), { { { (1<<MACH_BASE), 0 } } } }
  589. },
  590. /* sltu ${rd-rs},$rt */
  591. {
  592. -1, "sltu2", "sltu", 32,
  593. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  594. },
  595. /* sltu $rd,$rs,$rt */
  596. {
  597. IQ2000_INSN_SLTU, "sltu", "sltu", 32,
  598. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_BASE), 0 } } } }
  599. },
  600. /* sra ${rd-rt},$shamt */
  601. {
  602. -1, "sra2", "sra", 32,
  603. { 0|A(USES_RT)|A(USES_RD)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  604. },
  605. /* sra $rd,$rt,$shamt */
  606. {
  607. IQ2000_INSN_SRA, "sra", "sra", 32,
  608. { 0|A(USES_RT)|A(USES_RD), { { { (1<<MACH_BASE), 0 } } } }
  609. },
  610. /* srav ${rd-rt},$rs */
  611. {
  612. -1, "srav2", "srav", 32,
  613. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  614. },
  615. /* srav $rd,$rt,$rs */
  616. {
  617. IQ2000_INSN_SRAV, "srav", "srav", 32,
  618. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_BASE), 0 } } } }
  619. },
  620. /* srl $rd,$rt,$shamt */
  621. {
  622. IQ2000_INSN_SRL, "srl", "srl", 32,
  623. { 0|A(USES_RT)|A(USES_RD), { { { (1<<MACH_BASE), 0 } } } }
  624. },
  625. /* srlv ${rd-rt},$rs */
  626. {
  627. -1, "srlv2", "srlv", 32,
  628. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  629. },
  630. /* srlv $rd,$rt,$rs */
  631. {
  632. IQ2000_INSN_SRLV, "srlv", "srlv", 32,
  633. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_BASE), 0 } } } }
  634. },
  635. /* srmv ${rd-rt},$rs,$shamt */
  636. {
  637. -1, "srmv2", "srmv", 32,
  638. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  639. },
  640. /* srmv $rd,$rt,$rs,$shamt */
  641. {
  642. IQ2000_INSN_SRMV, "srmv", "srmv", 32,
  643. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_BASE), 0 } } } }
  644. },
  645. /* sub ${rd-rs},$rt */
  646. {
  647. -1, "sub2", "sub", 32,
  648. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  649. },
  650. /* sub $rd,$rs,$rt */
  651. {
  652. IQ2000_INSN_SUB, "sub", "sub", 32,
  653. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_BASE), 0 } } } }
  654. },
  655. /* subu ${rd-rs},$rt */
  656. {
  657. -1, "subu2", "subu", 32,
  658. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  659. },
  660. /* subu $rd,$rs,$rt */
  661. {
  662. IQ2000_INSN_SUBU, "subu", "subu", 32,
  663. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_BASE), 0 } } } }
  664. },
  665. /* xor ${rd-rs},$rt */
  666. {
  667. -1, "xor2", "xor", 32,
  668. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  669. },
  670. /* xor $rd,$rs,$rt */
  671. {
  672. IQ2000_INSN_XOR, "xor", "xor", 32,
  673. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_BASE), 0 } } } }
  674. },
  675. /* xori ${rt-rs},$lo16 */
  676. {
  677. -1, "xori2", "xori", 32,
  678. { 0|A(USES_RT)|A(USES_RS)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_BASE), 0 } } } }
  679. },
  680. /* xori $rt,$rs,$lo16 */
  681. {
  682. IQ2000_INSN_XORI, "xori", "xori", 32,
  683. { 0|A(USES_RT)|A(USES_RS), { { { (1<<MACH_BASE), 0 } } } }
  684. },
  685. /* bbi $rs($bitnum),$offset */
  686. {
  687. IQ2000_INSN_BBI, "bbi", "bbi", 32,
  688. { 0|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  689. },
  690. /* bbin $rs($bitnum),$offset */
  691. {
  692. IQ2000_INSN_BBIN, "bbin", "bbin", 32,
  693. { 0|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  694. },
  695. /* bbv $rs,$rt,$offset */
  696. {
  697. IQ2000_INSN_BBV, "bbv", "bbv", 32,
  698. { 0|A(USES_RT)|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  699. },
  700. /* bbvn $rs,$rt,$offset */
  701. {
  702. IQ2000_INSN_BBVN, "bbvn", "bbvn", 32,
  703. { 0|A(USES_RT)|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  704. },
  705. /* beq $rs,$rt,$offset */
  706. {
  707. IQ2000_INSN_BEQ, "beq", "beq", 32,
  708. { 0|A(USES_RT)|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  709. },
  710. /* beql $rs,$rt,$offset */
  711. {
  712. IQ2000_INSN_BEQL, "beql", "beql", 32,
  713. { 0|A(USES_RT)|A(USES_RS)|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  714. },
  715. /* bgez $rs,$offset */
  716. {
  717. IQ2000_INSN_BGEZ, "bgez", "bgez", 32,
  718. { 0|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  719. },
  720. /* bgezal $rs,$offset */
  721. {
  722. IQ2000_INSN_BGEZAL, "bgezal", "bgezal", 32,
  723. { 0|A(USES_R31)|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  724. },
  725. /* bgezall $rs,$offset */
  726. {
  727. IQ2000_INSN_BGEZALL, "bgezall", "bgezall", 32,
  728. { 0|A(USES_R31)|A(USES_RS)|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  729. },
  730. /* bgezl $rs,$offset */
  731. {
  732. IQ2000_INSN_BGEZL, "bgezl", "bgezl", 32,
  733. { 0|A(USES_RS)|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  734. },
  735. /* bltz $rs,$offset */
  736. {
  737. IQ2000_INSN_BLTZ, "bltz", "bltz", 32,
  738. { 0|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  739. },
  740. /* bltzl $rs,$offset */
  741. {
  742. IQ2000_INSN_BLTZL, "bltzl", "bltzl", 32,
  743. { 0|A(USES_RS)|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  744. },
  745. /* bltzal $rs,$offset */
  746. {
  747. IQ2000_INSN_BLTZAL, "bltzal", "bltzal", 32,
  748. { 0|A(USES_R31)|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  749. },
  750. /* bltzall $rs,$offset */
  751. {
  752. IQ2000_INSN_BLTZALL, "bltzall", "bltzall", 32,
  753. { 0|A(USES_R31)|A(USES_RS)|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  754. },
  755. /* bmb0 $rs,$rt,$offset */
  756. {
  757. IQ2000_INSN_BMB0, "bmb0", "bmb0", 32,
  758. { 0|A(USES_RT)|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  759. },
  760. /* bmb1 $rs,$rt,$offset */
  761. {
  762. IQ2000_INSN_BMB1, "bmb1", "bmb1", 32,
  763. { 0|A(USES_RT)|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  764. },
  765. /* bmb2 $rs,$rt,$offset */
  766. {
  767. IQ2000_INSN_BMB2, "bmb2", "bmb2", 32,
  768. { 0|A(USES_RT)|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  769. },
  770. /* bmb3 $rs,$rt,$offset */
  771. {
  772. IQ2000_INSN_BMB3, "bmb3", "bmb3", 32,
  773. { 0|A(USES_RT)|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  774. },
  775. /* bne $rs,$rt,$offset */
  776. {
  777. IQ2000_INSN_BNE, "bne", "bne", 32,
  778. { 0|A(USES_RT)|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  779. },
  780. /* bnel $rs,$rt,$offset */
  781. {
  782. IQ2000_INSN_BNEL, "bnel", "bnel", 32,
  783. { 0|A(USES_RT)|A(USES_RS)|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  784. },
  785. /* jalr $rd,$rs */
  786. {
  787. IQ2000_INSN_JALR, "jalr", "jalr", 32,
  788. { 0|A(USES_RS)|A(USES_RD)|A(UNCOND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  789. },
  790. /* jr $rs */
  791. {
  792. IQ2000_INSN_JR, "jr", "jr", 32,
  793. { 0|A(USES_RS)|A(UNCOND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  794. },
  795. /* lb $rt,$lo16($base) */
  796. {
  797. IQ2000_INSN_LB, "lb", "lb", 32,
  798. { 0|A(USES_RT)|A(USES_RS)|A(LOAD_DELAY), { { { (1<<MACH_BASE), 0 } } } }
  799. },
  800. /* lbu $rt,$lo16($base) */
  801. {
  802. IQ2000_INSN_LBU, "lbu", "lbu", 32,
  803. { 0|A(USES_RT)|A(USES_RS)|A(LOAD_DELAY), { { { (1<<MACH_BASE), 0 } } } }
  804. },
  805. /* lh $rt,$lo16($base) */
  806. {
  807. IQ2000_INSN_LH, "lh", "lh", 32,
  808. { 0|A(USES_RT)|A(USES_RS)|A(LOAD_DELAY), { { { (1<<MACH_BASE), 0 } } } }
  809. },
  810. /* lhu $rt,$lo16($base) */
  811. {
  812. IQ2000_INSN_LHU, "lhu", "lhu", 32,
  813. { 0|A(USES_RT)|A(USES_RS)|A(LOAD_DELAY), { { { (1<<MACH_BASE), 0 } } } }
  814. },
  815. /* lui $rt,$hi16 */
  816. {
  817. IQ2000_INSN_LUI, "lui", "lui", 32,
  818. { 0|A(USES_RT), { { { (1<<MACH_BASE), 0 } } } }
  819. },
  820. /* lw $rt,$lo16($base) */
  821. {
  822. IQ2000_INSN_LW, "lw", "lw", 32,
  823. { 0|A(USES_RT)|A(USES_RS)|A(LOAD_DELAY), { { { (1<<MACH_BASE), 0 } } } }
  824. },
  825. /* sb $rt,$lo16($base) */
  826. {
  827. IQ2000_INSN_SB, "sb", "sb", 32,
  828. { 0|A(USES_RT)|A(USES_RS), { { { (1<<MACH_BASE), 0 } } } }
  829. },
  830. /* sh $rt,$lo16($base) */
  831. {
  832. IQ2000_INSN_SH, "sh", "sh", 32,
  833. { 0|A(USES_RT)|A(USES_RS), { { { (1<<MACH_BASE), 0 } } } }
  834. },
  835. /* sw $rt,$lo16($base) */
  836. {
  837. IQ2000_INSN_SW, "sw", "sw", 32,
  838. { 0|A(USES_RT)|A(USES_RS), { { { (1<<MACH_BASE), 0 } } } }
  839. },
  840. /* break */
  841. {
  842. IQ2000_INSN_BREAK, "break", "break", 32,
  843. { 0, { { { (1<<MACH_BASE), 0 } } } }
  844. },
  845. /* syscall */
  846. {
  847. IQ2000_INSN_SYSCALL, "syscall", "syscall", 32,
  848. { 0|A(YIELD_INSN), { { { (1<<MACH_BASE), 0 } } } }
  849. },
  850. /* andoui $rt,$rs,$hi16 */
  851. {
  852. IQ2000_INSN_ANDOUI, "andoui", "andoui", 32,
  853. { 0|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ2000), 0 } } } }
  854. },
  855. /* andoui ${rt-rs},$hi16 */
  856. {
  857. -1, "andoui2", "andoui", 32,
  858. { 0|A(USES_RT)|A(USES_RS)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_IQ2000), 0 } } } }
  859. },
  860. /* orui ${rt-rs},$hi16 */
  861. {
  862. -1, "orui2", "orui", 32,
  863. { 0|A(USES_RT)|A(USES_RS)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_IQ2000), 0 } } } }
  864. },
  865. /* orui $rt,$rs,$hi16 */
  866. {
  867. IQ2000_INSN_ORUI, "orui", "orui", 32,
  868. { 0|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ2000), 0 } } } }
  869. },
  870. /* bgtz $rs,$offset */
  871. {
  872. IQ2000_INSN_BGTZ, "bgtz", "bgtz", 32,
  873. { 0|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ2000), 0 } } } }
  874. },
  875. /* bgtzl $rs,$offset */
  876. {
  877. IQ2000_INSN_BGTZL, "bgtzl", "bgtzl", 32,
  878. { 0|A(USES_RS)|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ2000), 0 } } } }
  879. },
  880. /* blez $rs,$offset */
  881. {
  882. IQ2000_INSN_BLEZ, "blez", "blez", 32,
  883. { 0|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ2000), 0 } } } }
  884. },
  885. /* blezl $rs,$offset */
  886. {
  887. IQ2000_INSN_BLEZL, "blezl", "blezl", 32,
  888. { 0|A(USES_RS)|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ2000), 0 } } } }
  889. },
  890. /* mrgb $rd,$rs,$rt,$mask */
  891. {
  892. IQ2000_INSN_MRGB, "mrgb", "mrgb", 32,
  893. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_IQ2000), 0 } } } }
  894. },
  895. /* mrgb ${rd-rs},$rt,$mask */
  896. {
  897. -1, "mrgb2", "mrgb", 32,
  898. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_IQ2000), 0 } } } }
  899. },
  900. /* bctxt $rs,$offset */
  901. {
  902. IQ2000_INSN_BCTXT, "bctxt", "bctxt", 32,
  903. { 0|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ2000), 0 } } } }
  904. },
  905. /* bc0f $offset */
  906. {
  907. IQ2000_INSN_BC0F, "bc0f", "bc0f", 32,
  908. { 0|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ2000), 0 } } } }
  909. },
  910. /* bc0fl $offset */
  911. {
  912. IQ2000_INSN_BC0FL, "bc0fl", "bc0fl", 32,
  913. { 0|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ2000), 0 } } } }
  914. },
  915. /* bc3f $offset */
  916. {
  917. IQ2000_INSN_BC3F, "bc3f", "bc3f", 32,
  918. { 0|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ2000), 0 } } } }
  919. },
  920. /* bc3fl $offset */
  921. {
  922. IQ2000_INSN_BC3FL, "bc3fl", "bc3fl", 32,
  923. { 0|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ2000), 0 } } } }
  924. },
  925. /* bc0t $offset */
  926. {
  927. IQ2000_INSN_BC0T, "bc0t", "bc0t", 32,
  928. { 0|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ2000), 0 } } } }
  929. },
  930. /* bc0tl $offset */
  931. {
  932. IQ2000_INSN_BC0TL, "bc0tl", "bc0tl", 32,
  933. { 0|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ2000), 0 } } } }
  934. },
  935. /* bc3t $offset */
  936. {
  937. IQ2000_INSN_BC3T, "bc3t", "bc3t", 32,
  938. { 0|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ2000), 0 } } } }
  939. },
  940. /* bc3tl $offset */
  941. {
  942. IQ2000_INSN_BC3TL, "bc3tl", "bc3tl", 32,
  943. { 0|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ2000), 0 } } } }
  944. },
  945. /* cfc0 $rt,$rd */
  946. {
  947. IQ2000_INSN_CFC0, "cfc0", "cfc0", 32,
  948. { 0|A(USES_RT)|A(LOAD_DELAY), { { { (1<<MACH_IQ2000), 0 } } } }
  949. },
  950. /* cfc1 $rt,$rd */
  951. {
  952. IQ2000_INSN_CFC1, "cfc1", "cfc1", 32,
  953. { 0|A(USES_RT)|A(LOAD_DELAY), { { { (1<<MACH_IQ2000), 0 } } } }
  954. },
  955. /* cfc2 $rt,$rd */
  956. {
  957. IQ2000_INSN_CFC2, "cfc2", "cfc2", 32,
  958. { 0|A(YIELD_INSN)|A(USES_RT)|A(LOAD_DELAY), { { { (1<<MACH_IQ2000), 0 } } } }
  959. },
  960. /* cfc3 $rt,$rd */
  961. {
  962. IQ2000_INSN_CFC3, "cfc3", "cfc3", 32,
  963. { 0|A(YIELD_INSN)|A(USES_RT)|A(LOAD_DELAY), { { { (1<<MACH_IQ2000), 0 } } } }
  964. },
  965. /* chkhdr $rd,$rt */
  966. {
  967. IQ2000_INSN_CHKHDR, "chkhdr", "chkhdr", 32,
  968. { 0|A(YIELD_INSN)|A(USES_RD)|A(LOAD_DELAY), { { { (1<<MACH_IQ2000), 0 } } } }
  969. },
  970. /* ctc0 $rt,$rd */
  971. {
  972. IQ2000_INSN_CTC0, "ctc0", "ctc0", 32,
  973. { 0|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  974. },
  975. /* ctc1 $rt,$rd */
  976. {
  977. IQ2000_INSN_CTC1, "ctc1", "ctc1", 32,
  978. { 0|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  979. },
  980. /* ctc2 $rt,$rd */
  981. {
  982. IQ2000_INSN_CTC2, "ctc2", "ctc2", 32,
  983. { 0|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  984. },
  985. /* ctc3 $rt,$rd */
  986. {
  987. IQ2000_INSN_CTC3, "ctc3", "ctc3", 32,
  988. { 0|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  989. },
  990. /* jcr $rs */
  991. {
  992. IQ2000_INSN_JCR, "jcr", "jcr", 32,
  993. { 0|A(USES_RS)|A(UNCOND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ2000), 0 } } } }
  994. },
  995. /* luc32 $rt,$rd */
  996. {
  997. IQ2000_INSN_LUC32, "luc32", "luc32", 32,
  998. { 0|A(YIELD_INSN)|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ2000), 0 } } } }
  999. },
  1000. /* luc32l $rt,$rd */
  1001. {
  1002. IQ2000_INSN_LUC32L, "luc32l", "luc32l", 32,
  1003. { 0|A(YIELD_INSN)|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ2000), 0 } } } }
  1004. },
  1005. /* luc64 $rt,$rd */
  1006. {
  1007. IQ2000_INSN_LUC64, "luc64", "luc64", 32,
  1008. { 0|A(YIELD_INSN)|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ2000), 0 } } } }
  1009. },
  1010. /* luc64l $rt,$rd */
  1011. {
  1012. IQ2000_INSN_LUC64L, "luc64l", "luc64l", 32,
  1013. { 0|A(YIELD_INSN)|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ2000), 0 } } } }
  1014. },
  1015. /* luk $rt,$rd */
  1016. {
  1017. IQ2000_INSN_LUK, "luk", "luk", 32,
  1018. { 0|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ2000), 0 } } } }
  1019. },
  1020. /* lulck $rt */
  1021. {
  1022. IQ2000_INSN_LULCK, "lulck", "lulck", 32,
  1023. { 0|A(YIELD_INSN)|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1024. },
  1025. /* lum32 $rt,$rd */
  1026. {
  1027. IQ2000_INSN_LUM32, "lum32", "lum32", 32,
  1028. { 0|A(YIELD_INSN)|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ2000), 0 } } } }
  1029. },
  1030. /* lum32l $rt,$rd */
  1031. {
  1032. IQ2000_INSN_LUM32L, "lum32l", "lum32l", 32,
  1033. { 0|A(YIELD_INSN)|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ2000), 0 } } } }
  1034. },
  1035. /* lum64 $rt,$rd */
  1036. {
  1037. IQ2000_INSN_LUM64, "lum64", "lum64", 32,
  1038. { 0|A(YIELD_INSN)|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ2000), 0 } } } }
  1039. },
  1040. /* lum64l $rt,$rd */
  1041. {
  1042. IQ2000_INSN_LUM64L, "lum64l", "lum64l", 32,
  1043. { 0|A(YIELD_INSN)|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ2000), 0 } } } }
  1044. },
  1045. /* lur $rt,$rd */
  1046. {
  1047. IQ2000_INSN_LUR, "lur", "lur", 32,
  1048. { 0|A(YIELD_INSN)|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ2000), 0 } } } }
  1049. },
  1050. /* lurl $rt,$rd */
  1051. {
  1052. IQ2000_INSN_LURL, "lurl", "lurl", 32,
  1053. { 0|A(YIELD_INSN)|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ2000), 0 } } } }
  1054. },
  1055. /* luulck $rt */
  1056. {
  1057. IQ2000_INSN_LUULCK, "luulck", "luulck", 32,
  1058. { 0|A(YIELD_INSN)|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1059. },
  1060. /* mfc0 $rt,$rd */
  1061. {
  1062. IQ2000_INSN_MFC0, "mfc0", "mfc0", 32,
  1063. { 0|A(USES_RT)|A(LOAD_DELAY), { { { (1<<MACH_IQ2000), 0 } } } }
  1064. },
  1065. /* mfc1 $rt,$rd */
  1066. {
  1067. IQ2000_INSN_MFC1, "mfc1", "mfc1", 32,
  1068. { 0|A(USES_RT)|A(LOAD_DELAY), { { { (1<<MACH_IQ2000), 0 } } } }
  1069. },
  1070. /* mfc2 $rt,$rd */
  1071. {
  1072. IQ2000_INSN_MFC2, "mfc2", "mfc2", 32,
  1073. { 0|A(YIELD_INSN)|A(USES_RT)|A(LOAD_DELAY), { { { (1<<MACH_IQ2000), 0 } } } }
  1074. },
  1075. /* mfc3 $rt,$rd */
  1076. {
  1077. IQ2000_INSN_MFC3, "mfc3", "mfc3", 32,
  1078. { 0|A(YIELD_INSN)|A(USES_RT)|A(LOAD_DELAY), { { { (1<<MACH_IQ2000), 0 } } } }
  1079. },
  1080. /* mtc0 $rt,$rd */
  1081. {
  1082. IQ2000_INSN_MTC0, "mtc0", "mtc0", 32,
  1083. { 0|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1084. },
  1085. /* mtc1 $rt,$rd */
  1086. {
  1087. IQ2000_INSN_MTC1, "mtc1", "mtc1", 32,
  1088. { 0|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1089. },
  1090. /* mtc2 $rt,$rd */
  1091. {
  1092. IQ2000_INSN_MTC2, "mtc2", "mtc2", 32,
  1093. { 0|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1094. },
  1095. /* mtc3 $rt,$rd */
  1096. {
  1097. IQ2000_INSN_MTC3, "mtc3", "mtc3", 32,
  1098. { 0|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1099. },
  1100. /* pkrl $rd,$rt */
  1101. {
  1102. IQ2000_INSN_PKRL, "pkrl", "pkrl", 32,
  1103. { 0|A(YIELD_INSN)|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ2000), 0 } } } }
  1104. },
  1105. /* pkrlr1 $rt,$_index,$count */
  1106. {
  1107. IQ2000_INSN_PKRLR1, "pkrlr1", "pkrlr1", 32,
  1108. { 0|A(YIELD_INSN)|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1109. },
  1110. /* pkrlr30 $rt,$_index,$count */
  1111. {
  1112. IQ2000_INSN_PKRLR30, "pkrlr30", "pkrlr30", 32,
  1113. { 0|A(YIELD_INSN)|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1114. },
  1115. /* rb $rd,$rt */
  1116. {
  1117. IQ2000_INSN_RB, "rb", "rb", 32,
  1118. { 0|A(YIELD_INSN)|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ2000), 0 } } } }
  1119. },
  1120. /* rbr1 $rt,$_index,$count */
  1121. {
  1122. IQ2000_INSN_RBR1, "rbr1", "rbr1", 32,
  1123. { 0|A(YIELD_INSN)|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1124. },
  1125. /* rbr30 $rt,$_index,$count */
  1126. {
  1127. IQ2000_INSN_RBR30, "rbr30", "rbr30", 32,
  1128. { 0|A(YIELD_INSN)|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1129. },
  1130. /* rfe */
  1131. {
  1132. IQ2000_INSN_RFE, "rfe", "rfe", 32,
  1133. { 0, { { { (1<<MACH_IQ2000), 0 } } } }
  1134. },
  1135. /* rx $rd,$rt */
  1136. {
  1137. IQ2000_INSN_RX, "rx", "rx", 32,
  1138. { 0|A(YIELD_INSN)|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ2000), 0 } } } }
  1139. },
  1140. /* rxr1 $rt,$_index,$count */
  1141. {
  1142. IQ2000_INSN_RXR1, "rxr1", "rxr1", 32,
  1143. { 0|A(YIELD_INSN)|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1144. },
  1145. /* rxr30 $rt,$_index,$count */
  1146. {
  1147. IQ2000_INSN_RXR30, "rxr30", "rxr30", 32,
  1148. { 0|A(YIELD_INSN)|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1149. },
  1150. /* sleep */
  1151. {
  1152. IQ2000_INSN_SLEEP, "sleep", "sleep", 32,
  1153. { 0|A(YIELD_INSN), { { { (1<<MACH_IQ2000), 0 } } } }
  1154. },
  1155. /* srrd $rt */
  1156. {
  1157. IQ2000_INSN_SRRD, "srrd", "srrd", 32,
  1158. { 0|A(YIELD_INSN)|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1159. },
  1160. /* srrdl $rt */
  1161. {
  1162. IQ2000_INSN_SRRDL, "srrdl", "srrdl", 32,
  1163. { 0|A(YIELD_INSN)|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1164. },
  1165. /* srulck $rt */
  1166. {
  1167. IQ2000_INSN_SRULCK, "srulck", "srulck", 32,
  1168. { 0|A(YIELD_INSN)|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1169. },
  1170. /* srwr $rt,$rd */
  1171. {
  1172. IQ2000_INSN_SRWR, "srwr", "srwr", 32,
  1173. { 0|A(YIELD_INSN)|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ2000), 0 } } } }
  1174. },
  1175. /* srwru $rt,$rd */
  1176. {
  1177. IQ2000_INSN_SRWRU, "srwru", "srwru", 32,
  1178. { 0|A(YIELD_INSN)|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ2000), 0 } } } }
  1179. },
  1180. /* trapqfl */
  1181. {
  1182. IQ2000_INSN_TRAPQFL, "trapqfl", "trapqfl", 32,
  1183. { 0|A(YIELD_INSN), { { { (1<<MACH_IQ2000), 0 } } } }
  1184. },
  1185. /* trapqne */
  1186. {
  1187. IQ2000_INSN_TRAPQNE, "trapqne", "trapqne", 32,
  1188. { 0|A(YIELD_INSN), { { { (1<<MACH_IQ2000), 0 } } } }
  1189. },
  1190. /* traprel $rt */
  1191. {
  1192. IQ2000_INSN_TRAPREL, "traprel", "traprel", 32,
  1193. { 0|A(YIELD_INSN)|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1194. },
  1195. /* wb $rd,$rt */
  1196. {
  1197. IQ2000_INSN_WB, "wb", "wb", 32,
  1198. { 0|A(YIELD_INSN)|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ2000), 0 } } } }
  1199. },
  1200. /* wbu $rd,$rt */
  1201. {
  1202. IQ2000_INSN_WBU, "wbu", "wbu", 32,
  1203. { 0|A(YIELD_INSN)|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ2000), 0 } } } }
  1204. },
  1205. /* wbr1 $rt,$_index,$count */
  1206. {
  1207. IQ2000_INSN_WBR1, "wbr1", "wbr1", 32,
  1208. { 0|A(YIELD_INSN)|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1209. },
  1210. /* wbr1u $rt,$_index,$count */
  1211. {
  1212. IQ2000_INSN_WBR1U, "wbr1u", "wbr1u", 32,
  1213. { 0|A(YIELD_INSN)|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1214. },
  1215. /* wbr30 $rt,$_index,$count */
  1216. {
  1217. IQ2000_INSN_WBR30, "wbr30", "wbr30", 32,
  1218. { 0|A(YIELD_INSN)|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1219. },
  1220. /* wbr30u $rt,$_index,$count */
  1221. {
  1222. IQ2000_INSN_WBR30U, "wbr30u", "wbr30u", 32,
  1223. { 0|A(YIELD_INSN)|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1224. },
  1225. /* wx $rd,$rt */
  1226. {
  1227. IQ2000_INSN_WX, "wx", "wx", 32,
  1228. { 0|A(YIELD_INSN)|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ2000), 0 } } } }
  1229. },
  1230. /* wxu $rd,$rt */
  1231. {
  1232. IQ2000_INSN_WXU, "wxu", "wxu", 32,
  1233. { 0|A(YIELD_INSN)|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ2000), 0 } } } }
  1234. },
  1235. /* wxr1 $rt,$_index,$count */
  1236. {
  1237. IQ2000_INSN_WXR1, "wxr1", "wxr1", 32,
  1238. { 0|A(YIELD_INSN)|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1239. },
  1240. /* wxr1u $rt,$_index,$count */
  1241. {
  1242. IQ2000_INSN_WXR1U, "wxr1u", "wxr1u", 32,
  1243. { 0|A(YIELD_INSN)|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1244. },
  1245. /* wxr30 $rt,$_index,$count */
  1246. {
  1247. IQ2000_INSN_WXR30, "wxr30", "wxr30", 32,
  1248. { 0|A(YIELD_INSN)|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1249. },
  1250. /* wxr30u $rt,$_index,$count */
  1251. {
  1252. IQ2000_INSN_WXR30U, "wxr30u", "wxr30u", 32,
  1253. { 0|A(YIELD_INSN)|A(USES_RT), { { { (1<<MACH_IQ2000), 0 } } } }
  1254. },
  1255. /* ldw $rt,$lo16($base) */
  1256. {
  1257. IQ2000_INSN_LDW, "ldw", "ldw", 32,
  1258. { 0|A(USES_RT)|A(LOAD_DELAY)|A(EVEN_REG_NUM), { { { (1<<MACH_IQ2000), 0 } } } }
  1259. },
  1260. /* sdw $rt,$lo16($base) */
  1261. {
  1262. IQ2000_INSN_SDW, "sdw", "sdw", 32,
  1263. { 0|A(USES_RT)|A(EVEN_REG_NUM), { { { (1<<MACH_IQ2000), 0 } } } }
  1264. },
  1265. /* j $jmptarg */
  1266. {
  1267. IQ2000_INSN_J, "j", "j", 32,
  1268. { 0|A(UNCOND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ2000), 0 } } } }
  1269. },
  1270. /* jal $jmptarg */
  1271. {
  1272. IQ2000_INSN_JAL, "jal", "jal", 32,
  1273. { 0|A(USES_R31)|A(UNCOND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ2000), 0 } } } }
  1274. },
  1275. /* bmb $rs,$rt,$offset */
  1276. {
  1277. IQ2000_INSN_BMB, "bmb", "bmb", 32,
  1278. { 0|A(USES_RT)|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ2000), 0 } } } }
  1279. },
  1280. /* andoui $rt,$rs,$hi16 */
  1281. {
  1282. IQ2000_INSN_ANDOUI_Q10, "andoui-q10", "andoui", 32,
  1283. { 0|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1284. },
  1285. /* andoui ${rt-rs},$hi16 */
  1286. {
  1287. -1, "andoui2-q10", "andoui", 32,
  1288. { 0|A(USES_RT)|A(USES_RS)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_IQ10), 0 } } } }
  1289. },
  1290. /* orui $rt,$rs,$hi16 */
  1291. {
  1292. IQ2000_INSN_ORUI_Q10, "orui-q10", "orui", 32,
  1293. { 0|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1294. },
  1295. /* orui ${rt-rs},$hi16 */
  1296. {
  1297. -1, "orui2-q10", "orui", 32,
  1298. { 0|A(USES_RT)|A(USES_RS)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_IQ10), 0 } } } }
  1299. },
  1300. /* mrgb $rd,$rs,$rt,$maskq10 */
  1301. {
  1302. IQ2000_INSN_MRGBQ10, "mrgbq10", "mrgb", 32,
  1303. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_IQ10), 0 } } } }
  1304. },
  1305. /* mrgb ${rd-rs},$rt,$maskq10 */
  1306. {
  1307. -1, "mrgbq102", "mrgb", 32,
  1308. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD)|A(NO_DIS)|A(ALIAS), { { { (1<<MACH_IQ10), 0 } } } }
  1309. },
  1310. /* j $jmptarg */
  1311. {
  1312. IQ2000_INSN_JQ10, "jq10", "j", 32,
  1313. { 0|A(UNCOND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ10), 0 } } } }
  1314. },
  1315. /* jal $rt,$jmptarg */
  1316. {
  1317. IQ2000_INSN_JALQ10, "jalq10", "jal", 32,
  1318. { 0|A(USES_RT)|A(UNCOND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ10), 0 } } } }
  1319. },
  1320. /* jal $jmptarg */
  1321. {
  1322. IQ2000_INSN_JALQ10_2, "jalq10-2", "jal", 32,
  1323. { 0|A(USES_RT)|A(UNCOND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ10), 0 } } } }
  1324. },
  1325. /* bbil $rs($bitnum),$offset */
  1326. {
  1327. IQ2000_INSN_BBIL, "bbil", "bbil", 32,
  1328. { 0|A(USES_RS)|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ10), 0 } } } }
  1329. },
  1330. /* bbinl $rs($bitnum),$offset */
  1331. {
  1332. IQ2000_INSN_BBINL, "bbinl", "bbinl", 32,
  1333. { 0|A(USES_RS)|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ10), 0 } } } }
  1334. },
  1335. /* bbvl $rs,$rt,$offset */
  1336. {
  1337. IQ2000_INSN_BBVL, "bbvl", "bbvl", 32,
  1338. { 0|A(USES_RT)|A(USES_RS)|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ10), 0 } } } }
  1339. },
  1340. /* bbvnl $rs,$rt,$offset */
  1341. {
  1342. IQ2000_INSN_BBVNL, "bbvnl", "bbvnl", 32,
  1343. { 0|A(USES_RT)|A(USES_RS)|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ10), 0 } } } }
  1344. },
  1345. /* bgtzal $rs,$offset */
  1346. {
  1347. IQ2000_INSN_BGTZAL, "bgtzal", "bgtzal", 32,
  1348. { 0|A(USES_R31)|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ10), 0 } } } }
  1349. },
  1350. /* bgtzall $rs,$offset */
  1351. {
  1352. IQ2000_INSN_BGTZALL, "bgtzall", "bgtzall", 32,
  1353. { 0|A(USES_R31)|A(USES_RS)|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ10), 0 } } } }
  1354. },
  1355. /* blezal $rs,$offset */
  1356. {
  1357. IQ2000_INSN_BLEZAL, "blezal", "blezal", 32,
  1358. { 0|A(USES_R31)|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ10), 0 } } } }
  1359. },
  1360. /* blezall $rs,$offset */
  1361. {
  1362. IQ2000_INSN_BLEZALL, "blezall", "blezall", 32,
  1363. { 0|A(USES_R31)|A(USES_RS)|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ10), 0 } } } }
  1364. },
  1365. /* bgtz $rs,$offset */
  1366. {
  1367. IQ2000_INSN_BGTZ_Q10, "bgtz-q10", "bgtz", 32,
  1368. { 0|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ10), 0 } } } }
  1369. },
  1370. /* bgtzl $rs,$offset */
  1371. {
  1372. IQ2000_INSN_BGTZL_Q10, "bgtzl-q10", "bgtzl", 32,
  1373. { 0|A(USES_RS)|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ10), 0 } } } }
  1374. },
  1375. /* blez $rs,$offset */
  1376. {
  1377. IQ2000_INSN_BLEZ_Q10, "blez-q10", "blez", 32,
  1378. { 0|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ10), 0 } } } }
  1379. },
  1380. /* blezl $rs,$offset */
  1381. {
  1382. IQ2000_INSN_BLEZL_Q10, "blezl-q10", "blezl", 32,
  1383. { 0|A(USES_RS)|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ10), 0 } } } }
  1384. },
  1385. /* bmb $rs,$rt,$offset */
  1386. {
  1387. IQ2000_INSN_BMB_Q10, "bmb-q10", "bmb", 32,
  1388. { 0|A(USES_RT)|A(USES_RS)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ10), 0 } } } }
  1389. },
  1390. /* bmbl $rs,$rt,$offset */
  1391. {
  1392. IQ2000_INSN_BMBL, "bmbl", "bmbl", 32,
  1393. { 0|A(USES_RT)|A(USES_RS)|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ10), 0 } } } }
  1394. },
  1395. /* bri $rs,$offset */
  1396. {
  1397. IQ2000_INSN_BRI, "bri", "bri", 32,
  1398. { 0|A(USES_RS)|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ10), 0 } } } }
  1399. },
  1400. /* brv $rs,$offset */
  1401. {
  1402. IQ2000_INSN_BRV, "brv", "brv", 32,
  1403. { 0|A(USES_RS)|A(SKIP_CTI)|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ10), 0 } } } }
  1404. },
  1405. /* bctx $rs,$offset */
  1406. {
  1407. IQ2000_INSN_BCTX, "bctx", "bctx", 32,
  1408. { 0|A(USES_RS)|A(UNCOND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_IQ10), 0 } } } }
  1409. },
  1410. /* yield */
  1411. {
  1412. IQ2000_INSN_YIELD, "yield", "yield", 32,
  1413. { 0, { { { (1<<MACH_IQ10), 0 } } } }
  1414. },
  1415. /* crc32 $rd,$rs,$rt */
  1416. {
  1417. IQ2000_INSN_CRC32, "crc32", "crc32", 32,
  1418. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_IQ10), 0 } } } }
  1419. },
  1420. /* crc32b $rd,$rs,$rt */
  1421. {
  1422. IQ2000_INSN_CRC32B, "crc32b", "crc32b", 32,
  1423. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_IQ10), 0 } } } }
  1424. },
  1425. /* cnt1s $rd,$rs */
  1426. {
  1427. IQ2000_INSN_CNT1S, "cnt1s", "cnt1s", 32,
  1428. { 0|A(USES_RS)|A(USES_RD), { { { (1<<MACH_IQ10), 0 } } } }
  1429. },
  1430. /* avail $rd */
  1431. {
  1432. IQ2000_INSN_AVAIL, "avail", "avail", 32,
  1433. { 0|A(USES_RD), { { { (1<<MACH_IQ10), 0 } } } }
  1434. },
  1435. /* free $rd,$rs */
  1436. {
  1437. IQ2000_INSN_FREE, "free", "free", 32,
  1438. { 0|A(USES_RD)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1439. },
  1440. /* tstod $rd,$rs */
  1441. {
  1442. IQ2000_INSN_TSTOD, "tstod", "tstod", 32,
  1443. { 0|A(USES_RD)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1444. },
  1445. /* cmphdr $rd */
  1446. {
  1447. IQ2000_INSN_CMPHDR, "cmphdr", "cmphdr", 32,
  1448. { 0|A(USES_RD), { { { (1<<MACH_IQ10), 0 } } } }
  1449. },
  1450. /* mcid $rd,$rt */
  1451. {
  1452. IQ2000_INSN_MCID, "mcid", "mcid", 32,
  1453. { 0|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ10), 0 } } } }
  1454. },
  1455. /* dba $rd */
  1456. {
  1457. IQ2000_INSN_DBA, "dba", "dba", 32,
  1458. { 0|A(USES_RD), { { { (1<<MACH_IQ10), 0 } } } }
  1459. },
  1460. /* dbd $rd,$rs,$rt */
  1461. {
  1462. IQ2000_INSN_DBD, "dbd", "dbd", 32,
  1463. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1464. },
  1465. /* dpwt $rd,$rs */
  1466. {
  1467. IQ2000_INSN_DPWT, "dpwt", "dpwt", 32,
  1468. { 0|A(USES_RD)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1469. },
  1470. /* chkhdr $rd,$rs */
  1471. {
  1472. IQ2000_INSN_CHKHDRQ10, "chkhdrq10", "chkhdr", 32,
  1473. { 0|A(USES_RD)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1474. },
  1475. /* rba $rd,$rs,$rt */
  1476. {
  1477. IQ2000_INSN_RBA, "rba", "rba", 32,
  1478. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1479. },
  1480. /* rbal $rd,$rs,$rt */
  1481. {
  1482. IQ2000_INSN_RBAL, "rbal", "rbal", 32,
  1483. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1484. },
  1485. /* rbar $rd,$rs,$rt */
  1486. {
  1487. IQ2000_INSN_RBAR, "rbar", "rbar", 32,
  1488. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1489. },
  1490. /* wba $rd,$rs,$rt */
  1491. {
  1492. IQ2000_INSN_WBA, "wba", "wba", 32,
  1493. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1494. },
  1495. /* wbau $rd,$rs,$rt */
  1496. {
  1497. IQ2000_INSN_WBAU, "wbau", "wbau", 32,
  1498. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1499. },
  1500. /* wbac $rd,$rs,$rt */
  1501. {
  1502. IQ2000_INSN_WBAC, "wbac", "wbac", 32,
  1503. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1504. },
  1505. /* rbi $rd,$rs,$rt,$bytecount */
  1506. {
  1507. IQ2000_INSN_RBI, "rbi", "rbi", 32,
  1508. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_IQ10), 0 } } } }
  1509. },
  1510. /* rbil $rd,$rs,$rt,$bytecount */
  1511. {
  1512. IQ2000_INSN_RBIL, "rbil", "rbil", 32,
  1513. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_IQ10), 0 } } } }
  1514. },
  1515. /* rbir $rd,$rs,$rt,$bytecount */
  1516. {
  1517. IQ2000_INSN_RBIR, "rbir", "rbir", 32,
  1518. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_IQ10), 0 } } } }
  1519. },
  1520. /* wbi $rd,$rs,$rt,$bytecount */
  1521. {
  1522. IQ2000_INSN_WBI, "wbi", "wbi", 32,
  1523. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_IQ10), 0 } } } }
  1524. },
  1525. /* wbic $rd,$rs,$rt,$bytecount */
  1526. {
  1527. IQ2000_INSN_WBIC, "wbic", "wbic", 32,
  1528. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_IQ10), 0 } } } }
  1529. },
  1530. /* wbiu $rd,$rs,$rt,$bytecount */
  1531. {
  1532. IQ2000_INSN_WBIU, "wbiu", "wbiu", 32,
  1533. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_IQ10), 0 } } } }
  1534. },
  1535. /* pkrli $rd,$rs,$rt,$bytecount */
  1536. {
  1537. IQ2000_INSN_PKRLI, "pkrli", "pkrli", 32,
  1538. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_IQ10), 0 } } } }
  1539. },
  1540. /* pkrlih $rd,$rs,$rt,$bytecount */
  1541. {
  1542. IQ2000_INSN_PKRLIH, "pkrlih", "pkrlih", 32,
  1543. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_IQ10), 0 } } } }
  1544. },
  1545. /* pkrliu $rd,$rs,$rt,$bytecount */
  1546. {
  1547. IQ2000_INSN_PKRLIU, "pkrliu", "pkrliu", 32,
  1548. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_IQ10), 0 } } } }
  1549. },
  1550. /* pkrlic $rd,$rs,$rt,$bytecount */
  1551. {
  1552. IQ2000_INSN_PKRLIC, "pkrlic", "pkrlic", 32,
  1553. { 0|A(USES_RT)|A(USES_RS)|A(USES_RD), { { { (1<<MACH_IQ10), 0 } } } }
  1554. },
  1555. /* pkrla $rd,$rs,$rt */
  1556. {
  1557. IQ2000_INSN_PKRLA, "pkrla", "pkrla", 32,
  1558. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1559. },
  1560. /* pkrlau $rd,$rs,$rt */
  1561. {
  1562. IQ2000_INSN_PKRLAU, "pkrlau", "pkrlau", 32,
  1563. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1564. },
  1565. /* pkrlah $rd,$rs,$rt */
  1566. {
  1567. IQ2000_INSN_PKRLAH, "pkrlah", "pkrlah", 32,
  1568. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1569. },
  1570. /* pkrlac $rd,$rs,$rt */
  1571. {
  1572. IQ2000_INSN_PKRLAC, "pkrlac", "pkrlac", 32,
  1573. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1574. },
  1575. /* lock $rd,$rt */
  1576. {
  1577. IQ2000_INSN_LOCK, "lock", "lock", 32,
  1578. { 0|A(USES_RT)|A(USES_RD), { { { (1<<MACH_IQ10), 0 } } } }
  1579. },
  1580. /* unlk $rd,$rt */
  1581. {
  1582. IQ2000_INSN_UNLK, "unlk", "unlk", 32,
  1583. { 0|A(USES_RD)|A(USES_RT), { { { (1<<MACH_IQ10), 0 } } } }
  1584. },
  1585. /* swrd $rd,$rt */
  1586. {
  1587. IQ2000_INSN_SWRD, "swrd", "swrd", 32,
  1588. { 0|A(USES_RD)|A(USES_RT), { { { (1<<MACH_IQ10), 0 } } } }
  1589. },
  1590. /* swrdl $rd,$rt */
  1591. {
  1592. IQ2000_INSN_SWRDL, "swrdl", "swrdl", 32,
  1593. { 0|A(USES_RD)|A(USES_RT), { { { (1<<MACH_IQ10), 0 } } } }
  1594. },
  1595. /* swwr $rd,$rs,$rt */
  1596. {
  1597. IQ2000_INSN_SWWR, "swwr", "swwr", 32,
  1598. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1599. },
  1600. /* swwru $rd,$rs,$rt */
  1601. {
  1602. IQ2000_INSN_SWWRU, "swwru", "swwru", 32,
  1603. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1604. },
  1605. /* dwrd $rd,$rt */
  1606. {
  1607. IQ2000_INSN_DWRD, "dwrd", "dwrd", 32,
  1608. { 0|A(USES_RD)|A(USES_RT)|A(EVEN_REG_NUM), { { { (1<<MACH_IQ10), 0 } } } }
  1609. },
  1610. /* dwrdl $rd,$rt */
  1611. {
  1612. IQ2000_INSN_DWRDL, "dwrdl", "dwrdl", 32,
  1613. { 0|A(USES_RD)|A(USES_RT)|A(EVEN_REG_NUM), { { { (1<<MACH_IQ10), 0 } } } }
  1614. },
  1615. /* cam36 $rd,$rt,${cam-z},${cam-y} */
  1616. {
  1617. IQ2000_INSN_CAM36, "cam36", "cam36", 32,
  1618. { 0|A(USES_RD)|A(USES_RT), { { { (1<<MACH_IQ10), 0 } } } }
  1619. },
  1620. /* cam72 $rd,$rt,${cam-y},${cam-z} */
  1621. {
  1622. IQ2000_INSN_CAM72, "cam72", "cam72", 32,
  1623. { 0|A(USES_RD)|A(USES_RT), { { { (1<<MACH_IQ10), 0 } } } }
  1624. },
  1625. /* cam144 $rd,$rt,${cam-y},${cam-z} */
  1626. {
  1627. IQ2000_INSN_CAM144, "cam144", "cam144", 32,
  1628. { 0|A(USES_RD)|A(USES_RT), { { { (1<<MACH_IQ10), 0 } } } }
  1629. },
  1630. /* cam288 $rd,$rt,${cam-y},${cam-z} */
  1631. {
  1632. IQ2000_INSN_CAM288, "cam288", "cam288", 32,
  1633. { 0|A(USES_RD)|A(USES_RT), { { { (1<<MACH_IQ10), 0 } } } }
  1634. },
  1635. /* cm32and $rd,$rs,$rt */
  1636. {
  1637. IQ2000_INSN_CM32AND, "cm32and", "cm32and", 32,
  1638. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1639. },
  1640. /* cm32andn $rd,$rs,$rt */
  1641. {
  1642. IQ2000_INSN_CM32ANDN, "cm32andn", "cm32andn", 32,
  1643. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1644. },
  1645. /* cm32or $rd,$rs,$rt */
  1646. {
  1647. IQ2000_INSN_CM32OR, "cm32or", "cm32or", 32,
  1648. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1649. },
  1650. /* cm32ra $rd,$rs,$rt */
  1651. {
  1652. IQ2000_INSN_CM32RA, "cm32ra", "cm32ra", 32,
  1653. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1654. },
  1655. /* cm32rd $rd,$rt */
  1656. {
  1657. IQ2000_INSN_CM32RD, "cm32rd", "cm32rd", 32,
  1658. { 0|A(USES_RD)|A(USES_RT), { { { (1<<MACH_IQ10), 0 } } } }
  1659. },
  1660. /* cm32ri $rd,$rt */
  1661. {
  1662. IQ2000_INSN_CM32RI, "cm32ri", "cm32ri", 32,
  1663. { 0|A(USES_RD)|A(USES_RT), { { { (1<<MACH_IQ10), 0 } } } }
  1664. },
  1665. /* cm32rs $rd,$rs,$rt */
  1666. {
  1667. IQ2000_INSN_CM32RS, "cm32rs", "cm32rs", 32,
  1668. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1669. },
  1670. /* cm32sa $rd,$rs,$rt */
  1671. {
  1672. IQ2000_INSN_CM32SA, "cm32sa", "cm32sa", 32,
  1673. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1674. },
  1675. /* cm32sd $rd,$rt */
  1676. {
  1677. IQ2000_INSN_CM32SD, "cm32sd", "cm32sd", 32,
  1678. { 0|A(USES_RD)|A(USES_RT), { { { (1<<MACH_IQ10), 0 } } } }
  1679. },
  1680. /* cm32si $rd,$rt */
  1681. {
  1682. IQ2000_INSN_CM32SI, "cm32si", "cm32si", 32,
  1683. { 0|A(USES_RD)|A(USES_RT), { { { (1<<MACH_IQ10), 0 } } } }
  1684. },
  1685. /* cm32ss $rd,$rs,$rt */
  1686. {
  1687. IQ2000_INSN_CM32SS, "cm32ss", "cm32ss", 32,
  1688. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1689. },
  1690. /* cm32xor $rd,$rs,$rt */
  1691. {
  1692. IQ2000_INSN_CM32XOR, "cm32xor", "cm32xor", 32,
  1693. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1694. },
  1695. /* cm64clr $rd,$rt */
  1696. {
  1697. IQ2000_INSN_CM64CLR, "cm64clr", "cm64clr", 32,
  1698. { 0|A(USES_RD)|A(USES_RT)|A(EVEN_REG_NUM), { { { (1<<MACH_IQ10), 0 } } } }
  1699. },
  1700. /* cm64ra $rd,$rs,$rt */
  1701. {
  1702. IQ2000_INSN_CM64RA, "cm64ra", "cm64ra", 32,
  1703. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS)|A(EVEN_REG_NUM), { { { (1<<MACH_IQ10), 0 } } } }
  1704. },
  1705. /* cm64rd $rd,$rt */
  1706. {
  1707. IQ2000_INSN_CM64RD, "cm64rd", "cm64rd", 32,
  1708. { 0|A(USES_RD)|A(USES_RT)|A(EVEN_REG_NUM), { { { (1<<MACH_IQ10), 0 } } } }
  1709. },
  1710. /* cm64ri $rd,$rt */
  1711. {
  1712. IQ2000_INSN_CM64RI, "cm64ri", "cm64ri", 32,
  1713. { 0|A(USES_RD)|A(USES_RT)|A(EVEN_REG_NUM), { { { (1<<MACH_IQ10), 0 } } } }
  1714. },
  1715. /* cm64ria2 $rd,$rs,$rt */
  1716. {
  1717. IQ2000_INSN_CM64RIA2, "cm64ria2", "cm64ria2", 32,
  1718. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS)|A(EVEN_REG_NUM), { { { (1<<MACH_IQ10), 0 } } } }
  1719. },
  1720. /* cm64rs $rd,$rs,$rt */
  1721. {
  1722. IQ2000_INSN_CM64RS, "cm64rs", "cm64rs", 32,
  1723. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS)|A(EVEN_REG_NUM), { { { (1<<MACH_IQ10), 0 } } } }
  1724. },
  1725. /* cm64sa $rd,$rs,$rt */
  1726. {
  1727. IQ2000_INSN_CM64SA, "cm64sa", "cm64sa", 32,
  1728. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS)|A(EVEN_REG_NUM), { { { (1<<MACH_IQ10), 0 } } } }
  1729. },
  1730. /* cm64sd $rd,$rt */
  1731. {
  1732. IQ2000_INSN_CM64SD, "cm64sd", "cm64sd", 32,
  1733. { 0|A(USES_RD)|A(USES_RT)|A(EVEN_REG_NUM), { { { (1<<MACH_IQ10), 0 } } } }
  1734. },
  1735. /* cm64si $rd,$rt */
  1736. {
  1737. IQ2000_INSN_CM64SI, "cm64si", "cm64si", 32,
  1738. { 0|A(USES_RD)|A(USES_RT)|A(EVEN_REG_NUM), { { { (1<<MACH_IQ10), 0 } } } }
  1739. },
  1740. /* cm64sia2 $rd,$rs,$rt */
  1741. {
  1742. IQ2000_INSN_CM64SIA2, "cm64sia2", "cm64sia2", 32,
  1743. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS)|A(EVEN_REG_NUM), { { { (1<<MACH_IQ10), 0 } } } }
  1744. },
  1745. /* cm64ss $rd,$rs,$rt */
  1746. {
  1747. IQ2000_INSN_CM64SS, "cm64ss", "cm64ss", 32,
  1748. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS)|A(EVEN_REG_NUM), { { { (1<<MACH_IQ10), 0 } } } }
  1749. },
  1750. /* cm128ria2 $rd,$rs,$rt */
  1751. {
  1752. IQ2000_INSN_CM128RIA2, "cm128ria2", "cm128ria2", 32,
  1753. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS)|A(EVEN_REG_NUM), { { { (1<<MACH_IQ10), 0 } } } }
  1754. },
  1755. /* cm128ria3 $rd,$rs,$rt,${cm-3z} */
  1756. {
  1757. IQ2000_INSN_CM128RIA3, "cm128ria3", "cm128ria3", 32,
  1758. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS)|A(EVEN_REG_NUM), { { { (1<<MACH_IQ10), 0 } } } }
  1759. },
  1760. /* cm128ria4 $rd,$rs,$rt,${cm-4z} */
  1761. {
  1762. IQ2000_INSN_CM128RIA4, "cm128ria4", "cm128ria4", 32,
  1763. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1764. },
  1765. /* cm128sia2 $rd,$rs,$rt */
  1766. {
  1767. IQ2000_INSN_CM128SIA2, "cm128sia2", "cm128sia2", 32,
  1768. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS)|A(EVEN_REG_NUM), { { { (1<<MACH_IQ10), 0 } } } }
  1769. },
  1770. /* cm128sia3 $rd,$rs,$rt,${cm-3z} */
  1771. {
  1772. IQ2000_INSN_CM128SIA3, "cm128sia3", "cm128sia3", 32,
  1773. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS)|A(EVEN_REG_NUM), { { { (1<<MACH_IQ10), 0 } } } }
  1774. },
  1775. /* cm128sia4 $rd,$rs,$rt,${cm-4z} */
  1776. {
  1777. IQ2000_INSN_CM128SIA4, "cm128sia4", "cm128sia4", 32,
  1778. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1779. },
  1780. /* cm128vsa $rd,$rs,$rt */
  1781. {
  1782. IQ2000_INSN_CM128VSA, "cm128vsa", "cm128vsa", 32,
  1783. { 0|A(USES_RD)|A(USES_RT)|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1784. },
  1785. /* cfc $rd,$rt */
  1786. {
  1787. IQ2000_INSN_CFC, "cfc", "cfc", 32,
  1788. { 0|A(YIELD_INSN)|A(USES_RD)|A(LOAD_DELAY), { { { (1<<MACH_IQ10), 0 } } } }
  1789. },
  1790. /* ctc $rs,$rt */
  1791. {
  1792. IQ2000_INSN_CTC, "ctc", "ctc", 32,
  1793. { 0|A(USES_RS), { { { (1<<MACH_IQ10), 0 } } } }
  1794. },
  1795. };
  1796. #undef OP
  1797. #undef A
  1798. /* Initialize anything needed to be done once, before any cpu_open call. */
  1799. static void
  1800. init_tables (void)
  1801. {
  1802. }
  1803. #ifndef opcodes_error_handler
  1804. #define opcodes_error_handler(...) \
  1805. fprintf (stderr, __VA_ARGS__); fputc ('\n', stderr)
  1806. #endif
  1807. static const CGEN_MACH * lookup_mach_via_bfd_name (const CGEN_MACH *, const char *);
  1808. static void build_hw_table (CGEN_CPU_TABLE *);
  1809. static void build_ifield_table (CGEN_CPU_TABLE *);
  1810. static void build_operand_table (CGEN_CPU_TABLE *);
  1811. static void build_insn_table (CGEN_CPU_TABLE *);
  1812. static void iq2000_cgen_rebuild_tables (CGEN_CPU_TABLE *);
  1813. /* Subroutine of iq2000_cgen_cpu_open to look up a mach via its bfd name. */
  1814. static const CGEN_MACH *
  1815. lookup_mach_via_bfd_name (const CGEN_MACH *table, const char *name)
  1816. {
  1817. while (table->name)
  1818. {
  1819. if (strcmp (name, table->bfd_name) == 0)
  1820. return table;
  1821. ++table;
  1822. }
  1823. return NULL;
  1824. }
  1825. /* Subroutine of iq2000_cgen_cpu_open to build the hardware table. */
  1826. static void
  1827. build_hw_table (CGEN_CPU_TABLE *cd)
  1828. {
  1829. int i;
  1830. int machs = cd->machs;
  1831. const CGEN_HW_ENTRY *init = & iq2000_cgen_hw_table[0];
  1832. /* MAX_HW is only an upper bound on the number of selected entries.
  1833. However each entry is indexed by it's enum so there can be holes in
  1834. the table. */
  1835. const CGEN_HW_ENTRY **selected =
  1836. (const CGEN_HW_ENTRY **) xmalloc (MAX_HW * sizeof (CGEN_HW_ENTRY *));
  1837. cd->hw_table.init_entries = init;
  1838. cd->hw_table.entry_size = sizeof (CGEN_HW_ENTRY);
  1839. memset (selected, 0, MAX_HW * sizeof (CGEN_HW_ENTRY *));
  1840. /* ??? For now we just use machs to determine which ones we want. */
  1841. for (i = 0; init[i].name != NULL; ++i)
  1842. if (CGEN_HW_ATTR_VALUE (&init[i], CGEN_HW_MACH)
  1843. & machs)
  1844. selected[init[i].type] = &init[i];
  1845. cd->hw_table.entries = selected;
  1846. cd->hw_table.num_entries = MAX_HW;
  1847. }
  1848. /* Subroutine of iq2000_cgen_cpu_open to build the hardware table. */
  1849. static void
  1850. build_ifield_table (CGEN_CPU_TABLE *cd)
  1851. {
  1852. cd->ifld_table = & iq2000_cgen_ifld_table[0];
  1853. }
  1854. /* Subroutine of iq2000_cgen_cpu_open to build the hardware table. */
  1855. static void
  1856. build_operand_table (CGEN_CPU_TABLE *cd)
  1857. {
  1858. int i;
  1859. int machs = cd->machs;
  1860. const CGEN_OPERAND *init = & iq2000_cgen_operand_table[0];
  1861. /* MAX_OPERANDS is only an upper bound on the number of selected entries.
  1862. However each entry is indexed by it's enum so there can be holes in
  1863. the table. */
  1864. const CGEN_OPERAND **selected = xmalloc (MAX_OPERANDS * sizeof (* selected));
  1865. cd->operand_table.init_entries = init;
  1866. cd->operand_table.entry_size = sizeof (CGEN_OPERAND);
  1867. memset (selected, 0, MAX_OPERANDS * sizeof (CGEN_OPERAND *));
  1868. /* ??? For now we just use mach to determine which ones we want. */
  1869. for (i = 0; init[i].name != NULL; ++i)
  1870. if (CGEN_OPERAND_ATTR_VALUE (&init[i], CGEN_OPERAND_MACH)
  1871. & machs)
  1872. selected[init[i].type] = &init[i];
  1873. cd->operand_table.entries = selected;
  1874. cd->operand_table.num_entries = MAX_OPERANDS;
  1875. }
  1876. /* Subroutine of iq2000_cgen_cpu_open to build the hardware table.
  1877. ??? This could leave out insns not supported by the specified mach/isa,
  1878. but that would cause errors like "foo only supported by bar" to become
  1879. "unknown insn", so for now we include all insns and require the app to
  1880. do the checking later.
  1881. ??? On the other hand, parsing of such insns may require their hardware or
  1882. operand elements to be in the table [which they mightn't be]. */
  1883. static void
  1884. build_insn_table (CGEN_CPU_TABLE *cd)
  1885. {
  1886. int i;
  1887. const CGEN_IBASE *ib = & iq2000_cgen_insn_table[0];
  1888. CGEN_INSN *insns = xmalloc (MAX_INSNS * sizeof (CGEN_INSN));
  1889. memset (insns, 0, MAX_INSNS * sizeof (CGEN_INSN));
  1890. for (i = 0; i < MAX_INSNS; ++i)
  1891. insns[i].base = &ib[i];
  1892. cd->insn_table.init_entries = insns;
  1893. cd->insn_table.entry_size = sizeof (CGEN_IBASE);
  1894. cd->insn_table.num_init_entries = MAX_INSNS;
  1895. }
  1896. /* Subroutine of iq2000_cgen_cpu_open to rebuild the tables. */
  1897. static void
  1898. iq2000_cgen_rebuild_tables (CGEN_CPU_TABLE *cd)
  1899. {
  1900. int i;
  1901. CGEN_BITSET *isas = cd->isas;
  1902. unsigned int machs = cd->machs;
  1903. cd->int_insn_p = CGEN_INT_INSN_P;
  1904. /* Data derived from the isa spec. */
  1905. #define UNSET (CGEN_SIZE_UNKNOWN + 1)
  1906. cd->default_insn_bitsize = UNSET;
  1907. cd->base_insn_bitsize = UNSET;
  1908. cd->min_insn_bitsize = 65535; /* Some ridiculously big number. */
  1909. cd->max_insn_bitsize = 0;
  1910. for (i = 0; i < MAX_ISAS; ++i)
  1911. if (cgen_bitset_contains (isas, i))
  1912. {
  1913. const CGEN_ISA *isa = & iq2000_cgen_isa_table[i];
  1914. /* Default insn sizes of all selected isas must be
  1915. equal or we set the result to 0, meaning "unknown". */
  1916. if (cd->default_insn_bitsize == UNSET)
  1917. cd->default_insn_bitsize = isa->default_insn_bitsize;
  1918. else if (isa->default_insn_bitsize == cd->default_insn_bitsize)
  1919. ; /* This is ok. */
  1920. else
  1921. cd->default_insn_bitsize = CGEN_SIZE_UNKNOWN;
  1922. /* Base insn sizes of all selected isas must be equal
  1923. or we set the result to 0, meaning "unknown". */
  1924. if (cd->base_insn_bitsize == UNSET)
  1925. cd->base_insn_bitsize = isa->base_insn_bitsize;
  1926. else if (isa->base_insn_bitsize == cd->base_insn_bitsize)
  1927. ; /* This is ok. */
  1928. else
  1929. cd->base_insn_bitsize = CGEN_SIZE_UNKNOWN;
  1930. /* Set min,max insn sizes. */
  1931. if (isa->min_insn_bitsize < cd->min_insn_bitsize)
  1932. cd->min_insn_bitsize = isa->min_insn_bitsize;
  1933. if (isa->max_insn_bitsize > cd->max_insn_bitsize)
  1934. cd->max_insn_bitsize = isa->max_insn_bitsize;
  1935. }
  1936. /* Data derived from the mach spec. */
  1937. for (i = 0; i < MAX_MACHS; ++i)
  1938. if (((1 << i) & machs) != 0)
  1939. {
  1940. const CGEN_MACH *mach = & iq2000_cgen_mach_table[i];
  1941. if (mach->insn_chunk_bitsize != 0)
  1942. {
  1943. if (cd->insn_chunk_bitsize != 0 && cd->insn_chunk_bitsize != mach->insn_chunk_bitsize)
  1944. {
  1945. opcodes_error_handler
  1946. (/* xgettext:c-format */
  1947. _("internal error: iq2000_cgen_rebuild_tables: "
  1948. "conflicting insn-chunk-bitsize values: `%d' vs. `%d'"),
  1949. cd->insn_chunk_bitsize, mach->insn_chunk_bitsize);
  1950. abort ();
  1951. }
  1952. cd->insn_chunk_bitsize = mach->insn_chunk_bitsize;
  1953. }
  1954. }
  1955. /* Determine which hw elements are used by MACH. */
  1956. build_hw_table (cd);
  1957. /* Build the ifield table. */
  1958. build_ifield_table (cd);
  1959. /* Determine which operands are used by MACH/ISA. */
  1960. build_operand_table (cd);
  1961. /* Build the instruction table. */
  1962. build_insn_table (cd);
  1963. }
  1964. /* Initialize a cpu table and return a descriptor.
  1965. It's much like opening a file, and must be the first function called.
  1966. The arguments are a set of (type/value) pairs, terminated with
  1967. CGEN_CPU_OPEN_END.
  1968. Currently supported values:
  1969. CGEN_CPU_OPEN_ISAS: bitmap of values in enum isa_attr
  1970. CGEN_CPU_OPEN_MACHS: bitmap of values in enum mach_attr
  1971. CGEN_CPU_OPEN_BFDMACH: specify 1 mach using bfd name
  1972. CGEN_CPU_OPEN_ENDIAN: specify endian choice
  1973. CGEN_CPU_OPEN_INSN_ENDIAN: specify instruction endian choice
  1974. CGEN_CPU_OPEN_END: terminates arguments
  1975. ??? Simultaneous multiple isas might not make sense, but it's not (yet)
  1976. precluded. */
  1977. CGEN_CPU_DESC
  1978. iq2000_cgen_cpu_open (enum cgen_cpu_open_arg arg_type, ...)
  1979. {
  1980. CGEN_CPU_TABLE *cd = (CGEN_CPU_TABLE *) xmalloc (sizeof (CGEN_CPU_TABLE));
  1981. static int init_p;
  1982. CGEN_BITSET *isas = 0; /* 0 = "unspecified" */
  1983. unsigned int machs = 0; /* 0 = "unspecified" */
  1984. enum cgen_endian endian = CGEN_ENDIAN_UNKNOWN;
  1985. enum cgen_endian insn_endian = CGEN_ENDIAN_UNKNOWN;
  1986. va_list ap;
  1987. if (! init_p)
  1988. {
  1989. init_tables ();
  1990. init_p = 1;
  1991. }
  1992. memset (cd, 0, sizeof (*cd));
  1993. va_start (ap, arg_type);
  1994. while (arg_type != CGEN_CPU_OPEN_END)
  1995. {
  1996. switch (arg_type)
  1997. {
  1998. case CGEN_CPU_OPEN_ISAS :
  1999. isas = va_arg (ap, CGEN_BITSET *);
  2000. break;
  2001. case CGEN_CPU_OPEN_MACHS :
  2002. machs = va_arg (ap, unsigned int);
  2003. break;
  2004. case CGEN_CPU_OPEN_BFDMACH :
  2005. {
  2006. const char *name = va_arg (ap, const char *);
  2007. const CGEN_MACH *mach =
  2008. lookup_mach_via_bfd_name (iq2000_cgen_mach_table, name);
  2009. if (mach != NULL)
  2010. machs |= 1 << mach->num;
  2011. break;
  2012. }
  2013. case CGEN_CPU_OPEN_ENDIAN :
  2014. endian = va_arg (ap, enum cgen_endian);
  2015. break;
  2016. case CGEN_CPU_OPEN_INSN_ENDIAN :
  2017. insn_endian = va_arg (ap, enum cgen_endian);
  2018. break;
  2019. default :
  2020. opcodes_error_handler
  2021. (/* xgettext:c-format */
  2022. _("internal error: iq2000_cgen_cpu_open: "
  2023. "unsupported argument `%d'"),
  2024. arg_type);
  2025. abort (); /* ??? return NULL? */
  2026. }
  2027. arg_type = va_arg (ap, enum cgen_cpu_open_arg);
  2028. }
  2029. va_end (ap);
  2030. /* Mach unspecified means "all". */
  2031. if (machs == 0)
  2032. machs = (1 << MAX_MACHS) - 1;
  2033. /* Base mach is always selected. */
  2034. machs |= 1;
  2035. if (endian == CGEN_ENDIAN_UNKNOWN)
  2036. {
  2037. /* ??? If target has only one, could have a default. */
  2038. opcodes_error_handler
  2039. (/* xgettext:c-format */
  2040. _("internal error: iq2000_cgen_cpu_open: no endianness specified"));
  2041. abort ();
  2042. }
  2043. cd->isas = cgen_bitset_copy (isas);
  2044. cd->machs = machs;
  2045. cd->endian = endian;
  2046. cd->insn_endian
  2047. = (insn_endian == CGEN_ENDIAN_UNKNOWN ? endian : insn_endian);
  2048. /* Table (re)builder. */
  2049. cd->rebuild_tables = iq2000_cgen_rebuild_tables;
  2050. iq2000_cgen_rebuild_tables (cd);
  2051. /* Default to not allowing signed overflow. */
  2052. cd->signed_overflow_ok_p = 0;
  2053. return (CGEN_CPU_DESC) cd;
  2054. }
  2055. /* Cover fn to iq2000_cgen_cpu_open to handle the simple case of 1 isa, 1 mach.
  2056. MACH_NAME is the bfd name of the mach. */
  2057. CGEN_CPU_DESC
  2058. iq2000_cgen_cpu_open_1 (const char *mach_name, enum cgen_endian endian)
  2059. {
  2060. return iq2000_cgen_cpu_open (CGEN_CPU_OPEN_BFDMACH, mach_name,
  2061. CGEN_CPU_OPEN_ENDIAN, endian,
  2062. CGEN_CPU_OPEN_END);
  2063. }
  2064. /* Close a cpu table.
  2065. ??? This can live in a machine independent file, but there's currently
  2066. no place to put this file (there's no libcgen). libopcodes is the wrong
  2067. place as some simulator ports use this but they don't use libopcodes. */
  2068. void
  2069. iq2000_cgen_cpu_close (CGEN_CPU_DESC cd)
  2070. {
  2071. unsigned int i;
  2072. const CGEN_INSN *insns;
  2073. if (cd->macro_insn_table.init_entries)
  2074. {
  2075. insns = cd->macro_insn_table.init_entries;
  2076. for (i = 0; i < cd->macro_insn_table.num_init_entries; ++i, ++insns)
  2077. if (CGEN_INSN_RX ((insns)))
  2078. regfree (CGEN_INSN_RX (insns));
  2079. }
  2080. if (cd->insn_table.init_entries)
  2081. {
  2082. insns = cd->insn_table.init_entries;
  2083. for (i = 0; i < cd->insn_table.num_init_entries; ++i, ++insns)
  2084. if (CGEN_INSN_RX (insns))
  2085. regfree (CGEN_INSN_RX (insns));
  2086. }
  2087. free ((CGEN_INSN *) cd->macro_insn_table.init_entries);
  2088. free ((CGEN_INSN *) cd->insn_table.init_entries);
  2089. free ((CGEN_HW_ENTRY *) cd->hw_table.entries);
  2090. free ((CGEN_HW_ENTRY *) cd->operand_table.entries);
  2091. free (cd);
  2092. }