arc-ext.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810
  1. /* ARC target-dependent stuff. Extension structure access functions
  2. Copyright (C) 1995-2022 Free Software Foundation, Inc.
  3. This file is part of libopcodes.
  4. This library is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 3, or (at your option)
  7. any later version.
  8. It is distributed in the hope that it will be useful, but WITHOUT
  9. ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  10. or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
  11. License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 51 Franklin Street - Fifth Floor, Boston,
  15. MA 02110-1301, USA. */
  16. #include "sysdep.h"
  17. #include <stdlib.h>
  18. #include <stdio.h>
  19. #include "bfd.h"
  20. #include "arc-ext.h"
  21. #include "elf/arc.h"
  22. #include "libiberty.h"
  23. /* This module provides support for extensions to the ARC processor
  24. architecture. */
  25. /* Local constants. */
  26. #define FIRST_EXTENSION_CORE_REGISTER 32
  27. #define LAST_EXTENSION_CORE_REGISTER 59
  28. #define FIRST_EXTENSION_CONDITION_CODE 0x10
  29. #define LAST_EXTENSION_CONDITION_CODE 0x1f
  30. #define NUM_EXT_CORE \
  31. (LAST_EXTENSION_CORE_REGISTER - FIRST_EXTENSION_CORE_REGISTER + 1)
  32. #define NUM_EXT_COND \
  33. (LAST_EXTENSION_CONDITION_CODE - FIRST_EXTENSION_CONDITION_CODE + 1)
  34. #define INST_HASH_BITS 6
  35. #define INST_HASH_SIZE (1 << INST_HASH_BITS)
  36. #define INST_HASH_MASK (INST_HASH_SIZE - 1)
  37. /* Local types. */
  38. /* These types define the information stored in the table. */
  39. struct ExtAuxRegister
  40. {
  41. unsigned address;
  42. char * name;
  43. struct ExtAuxRegister * next;
  44. };
  45. struct ExtCoreRegister
  46. {
  47. short number;
  48. enum ExtReadWrite rw;
  49. char * name;
  50. };
  51. struct arcExtMap
  52. {
  53. struct ExtAuxRegister* auxRegisters;
  54. struct ExtInstruction* instructions[INST_HASH_SIZE];
  55. struct ExtCoreRegister coreRegisters[NUM_EXT_CORE];
  56. char * condCodes[NUM_EXT_COND];
  57. };
  58. /* Local data. */
  59. /* Extension table. */
  60. static struct arcExtMap arc_extension_map;
  61. /* Local macros. */
  62. /* A hash function used to map instructions into the table. */
  63. #define INST_HASH(MAJOR, MINOR) ((((MAJOR) << 3) ^ (MINOR)) & INST_HASH_MASK)
  64. /* Local functions. */
  65. static void
  66. create_map (unsigned char *block,
  67. unsigned long length)
  68. {
  69. unsigned char *p = block;
  70. while (p && p < (block + length))
  71. {
  72. /* p[0] == length of record
  73. p[1] == type of record
  74. For instructions:
  75. p[2] = opcode
  76. p[3] = minor opcode (if opcode == 3)
  77. p[4] = flags
  78. p[5]+ = name
  79. For core regs and condition codes:
  80. p[2] = value
  81. p[3]+ = name
  82. For auxiliary regs:
  83. p[2..5] = value
  84. p[6]+ = name
  85. (value is p[2]<<24|p[3]<<16|p[4]<<8|p[5]). */
  86. /* The sequence of records is temrinated by an "empty"
  87. record. */
  88. if (p[0] == 0)
  89. break;
  90. switch (p[1])
  91. {
  92. case EXT_INSTRUCTION:
  93. {
  94. struct ExtInstruction *insn = XNEW (struct ExtInstruction);
  95. int major = p[2];
  96. int minor = p[3];
  97. struct ExtInstruction **bucket =
  98. &arc_extension_map.instructions[INST_HASH (major, minor)];
  99. insn->name = xstrdup ((char *) (p + 5));
  100. insn->major = major;
  101. insn->minor = minor;
  102. insn->flags = p[4];
  103. insn->next = *bucket;
  104. insn->suffix = 0;
  105. insn->syntax = 0;
  106. insn->modsyn = 0;
  107. *bucket = insn;
  108. break;
  109. }
  110. case EXT_CORE_REGISTER:
  111. {
  112. unsigned char number = p[2];
  113. char* name = (char *) (p + 3);
  114. arc_extension_map.
  115. coreRegisters[number - FIRST_EXTENSION_CORE_REGISTER].number
  116. = number;
  117. arc_extension_map.
  118. coreRegisters[number - FIRST_EXTENSION_CORE_REGISTER].rw
  119. = REG_READWRITE;
  120. arc_extension_map.
  121. coreRegisters[number - FIRST_EXTENSION_CORE_REGISTER].name
  122. = xstrdup (name);
  123. break;
  124. }
  125. case EXT_LONG_CORE_REGISTER:
  126. {
  127. unsigned char number = p[2];
  128. char* name = (char *) (p + 7);
  129. enum ExtReadWrite rw = p[6];
  130. arc_extension_map.
  131. coreRegisters[number - FIRST_EXTENSION_CORE_REGISTER].number
  132. = number;
  133. arc_extension_map.
  134. coreRegisters[number - FIRST_EXTENSION_CORE_REGISTER].rw
  135. = rw;
  136. arc_extension_map.
  137. coreRegisters[number - FIRST_EXTENSION_CORE_REGISTER].name
  138. = xstrdup (name);
  139. break;
  140. }
  141. case EXT_COND_CODE:
  142. {
  143. char *cc_name = xstrdup ((char *) (p + 3));
  144. arc_extension_map.
  145. condCodes[p[2] - FIRST_EXTENSION_CONDITION_CODE]
  146. = cc_name;
  147. break;
  148. }
  149. case EXT_AUX_REGISTER:
  150. {
  151. /* Trickier -- need to store linked list of these. */
  152. struct ExtAuxRegister *newAuxRegister
  153. = XNEW (struct ExtAuxRegister);
  154. char *aux_name = xstrdup ((char *) (p + 6));
  155. newAuxRegister->name = aux_name;
  156. newAuxRegister->address = (((unsigned) p[2] << 24) | (p[3] << 16)
  157. | (p[4] << 8) | p[5]);
  158. newAuxRegister->next = arc_extension_map.auxRegisters;
  159. arc_extension_map.auxRegisters = newAuxRegister;
  160. break;
  161. }
  162. default:
  163. break;
  164. }
  165. p += p[0]; /* Move on to next record. */
  166. }
  167. }
  168. /* Free memory that has been allocated for the extensions. */
  169. static void
  170. destroy_map (void)
  171. {
  172. struct ExtAuxRegister *r;
  173. unsigned int i;
  174. /* Free auxiliary registers. */
  175. r = arc_extension_map.auxRegisters;
  176. while (r)
  177. {
  178. /* N.B. after r has been freed, r->next is invalid! */
  179. struct ExtAuxRegister* next = r->next;
  180. free (r->name);
  181. free (r);
  182. r = next;
  183. }
  184. /* Free instructions. */
  185. for (i = 0; i < INST_HASH_SIZE; i++)
  186. {
  187. struct ExtInstruction *insn = arc_extension_map.instructions[i];
  188. while (insn)
  189. {
  190. /* N.B. after insn has been freed, insn->next is invalid! */
  191. struct ExtInstruction *next = insn->next;
  192. free (insn->name);
  193. free (insn);
  194. insn = next;
  195. }
  196. }
  197. /* Free core registers. */
  198. for (i = 0; i < NUM_EXT_CORE; i++)
  199. free (arc_extension_map.coreRegisters[i].name);
  200. /* Free condition codes. */
  201. for (i = 0; i < NUM_EXT_COND; i++)
  202. free (arc_extension_map.condCodes[i]);
  203. memset (&arc_extension_map, 0, sizeof (arc_extension_map));
  204. }
  205. static const char *
  206. ExtReadWrite_image (enum ExtReadWrite val)
  207. {
  208. switch (val)
  209. {
  210. case REG_INVALID : return "INVALID";
  211. case REG_READ : return "RO";
  212. case REG_WRITE : return "WO";
  213. case REG_READWRITE: return "R/W";
  214. default : return "???";
  215. }
  216. }
  217. /* Externally visible functions. */
  218. /* Get the name of an extension instruction. */
  219. const extInstruction_t *
  220. arcExtMap_insn (int opcode, unsigned long long insn)
  221. {
  222. /* Here the following tasks need to be done. First of all, the
  223. opcode stored in the Extension Map is the real opcode. However,
  224. the subopcode stored in the instruction to be disassembled is
  225. mangled. We pass (in minor opcode), the instruction word. Here
  226. we will un-mangle it and get the real subopcode which we can look
  227. for in the Extension Map. This function is used both for the
  228. ARCTangent and the ARCompact, so we would also need some sort of
  229. a way to distinguish between the two architectures. This is
  230. because the ARCTangent does not do any of this mangling so we
  231. have no issues there. */
  232. /* If P[22:23] is 0 or 2 then un-mangle using iiiiiI. If it is 1
  233. then use iiiiIi. Now, if P is 3 then check M[5:5] and if it is 0
  234. then un-mangle using iiiiiI else iiiiii. */
  235. unsigned char minor;
  236. extInstruction_t *temp;
  237. /* 16-bit instructions. */
  238. if (0x08 <= opcode && opcode <= 0x0b)
  239. {
  240. unsigned char b, c, i;
  241. b = (insn & 0x0700) >> 8;
  242. c = (insn & 0x00e0) >> 5;
  243. i = (insn & 0x001f);
  244. if (i)
  245. minor = i;
  246. else
  247. minor = (c == 0x07) ? b : c;
  248. }
  249. /* 32-bit instructions. */
  250. else
  251. {
  252. unsigned char I, A, B;
  253. I = (insn & 0x003f0000) >> 16;
  254. A = (insn & 0x0000003f);
  255. B = ((insn & 0x07000000) >> 24) | ((insn & 0x00007000) >> 9);
  256. if (I != 0x2f)
  257. {
  258. #ifndef UNMANGLED
  259. switch (P)
  260. {
  261. case 3:
  262. if (M)
  263. {
  264. minor = I;
  265. break;
  266. }
  267. case 0:
  268. case 2:
  269. minor = (I >> 1) | ((I & 0x1) << 5);
  270. break;
  271. case 1:
  272. minor = (I >> 1) | (I & 0x1) | ((I & 0x2) << 4);
  273. }
  274. #else
  275. minor = I;
  276. #endif
  277. }
  278. else
  279. {
  280. if (A != 0x3f)
  281. minor = A;
  282. else
  283. minor = B;
  284. }
  285. }
  286. temp = arc_extension_map.instructions[INST_HASH (opcode, minor)];
  287. while (temp)
  288. {
  289. if ((temp->major == opcode) && (temp->minor == minor))
  290. {
  291. return temp;
  292. }
  293. temp = temp->next;
  294. }
  295. return NULL;
  296. }
  297. /* Get the name of an extension core register. */
  298. const char *
  299. arcExtMap_coreRegName (int regnum)
  300. {
  301. if (regnum < FIRST_EXTENSION_CORE_REGISTER
  302. || regnum > LAST_EXTENSION_CORE_REGISTER)
  303. return NULL;
  304. return arc_extension_map.
  305. coreRegisters[regnum - FIRST_EXTENSION_CORE_REGISTER].name;
  306. }
  307. /* Get the access mode of an extension core register. */
  308. enum ExtReadWrite
  309. arcExtMap_coreReadWrite (int regnum)
  310. {
  311. if (regnum < FIRST_EXTENSION_CORE_REGISTER
  312. || regnum > LAST_EXTENSION_CORE_REGISTER)
  313. return REG_INVALID;
  314. return arc_extension_map.
  315. coreRegisters[regnum - FIRST_EXTENSION_CORE_REGISTER].rw;
  316. }
  317. /* Get the name of an extension condition code. */
  318. const char *
  319. arcExtMap_condCodeName (int code)
  320. {
  321. if (code < FIRST_EXTENSION_CONDITION_CODE
  322. || code > LAST_EXTENSION_CONDITION_CODE)
  323. return NULL;
  324. return arc_extension_map.
  325. condCodes[code - FIRST_EXTENSION_CONDITION_CODE];
  326. }
  327. /* Get the name of an extension auxiliary register. */
  328. const char *
  329. arcExtMap_auxRegName (unsigned address)
  330. {
  331. /* Walk the list of auxiliary register names and find the name. */
  332. struct ExtAuxRegister *r;
  333. for (r = arc_extension_map.auxRegisters; r; r = r->next)
  334. {
  335. if (r->address == address)
  336. return (const char *)r->name;
  337. }
  338. return NULL;
  339. }
  340. /* Load extensions described in .arcextmap and
  341. .gnu.linkonce.arcextmap.* ELF section. */
  342. void
  343. build_ARC_extmap (bfd *text_bfd)
  344. {
  345. asection *sect;
  346. /* The map is built each time gdb loads an executable file - so free
  347. any existing map, as the map defined by the new file may differ
  348. from the old. */
  349. destroy_map ();
  350. for (sect = text_bfd->sections; sect != NULL; sect = sect->next)
  351. if (!strncmp (sect->name,
  352. ".gnu.linkonce.arcextmap.",
  353. sizeof (".gnu.linkonce.arcextmap.") - 1)
  354. || !strcmp (sect->name,".arcextmap"))
  355. {
  356. bfd_size_type count = bfd_section_size (sect);
  357. unsigned char* buffer = xmalloc (count);
  358. if (buffer)
  359. {
  360. if (bfd_get_section_contents (text_bfd, sect, buffer, 0, count))
  361. create_map (buffer, count);
  362. free (buffer);
  363. }
  364. }
  365. }
  366. /* Debug function used to dump the ARC information fount in arcextmap
  367. sections. */
  368. void
  369. dump_ARC_extmap (void)
  370. {
  371. struct ExtAuxRegister *r;
  372. int i;
  373. r = arc_extension_map.auxRegisters;
  374. while (r)
  375. {
  376. printf ("AUX : %s %u\n", r->name, r->address);
  377. r = r->next;
  378. }
  379. for (i = 0; i < INST_HASH_SIZE; i++)
  380. {
  381. struct ExtInstruction *insn;
  382. for (insn = arc_extension_map.instructions[i];
  383. insn != NULL; insn = insn->next)
  384. {
  385. printf ("INST: 0x%02x 0x%02x ", insn->major, insn->minor);
  386. switch (insn->flags & ARC_SYNTAX_MASK)
  387. {
  388. case ARC_SYNTAX_2OP:
  389. printf ("SYNTAX_2OP");
  390. break;
  391. case ARC_SYNTAX_3OP:
  392. printf ("SYNTAX_3OP");
  393. break;
  394. case ARC_SYNTAX_1OP:
  395. printf ("SYNTAX_1OP");
  396. break;
  397. case ARC_SYNTAX_NOP:
  398. printf ("SYNTAX_NOP");
  399. break;
  400. default:
  401. printf ("SYNTAX_UNK");
  402. break;
  403. }
  404. if (insn->flags & 0x10)
  405. printf ("|MODIFIER");
  406. printf (" %s\n", insn->name);
  407. }
  408. }
  409. for (i = 0; i < NUM_EXT_CORE; i++)
  410. {
  411. struct ExtCoreRegister reg = arc_extension_map.coreRegisters[i];
  412. if (reg.name)
  413. printf ("CORE: 0x%04x %s %s\n", reg.number,
  414. ExtReadWrite_image (reg.rw),
  415. reg.name);
  416. }
  417. for (i = 0; i < NUM_EXT_COND; i++)
  418. if (arc_extension_map.condCodes[i])
  419. printf ("COND: %s\n", arc_extension_map.condCodes[i]);
  420. }
  421. /* For a given extension instruction generate the equivalent arc
  422. opcode structure. */
  423. struct arc_opcode *
  424. arcExtMap_genOpcode (const extInstruction_t *einsn,
  425. unsigned arc_target,
  426. const char **errmsg)
  427. {
  428. struct arc_opcode *q, *arc_ext_opcodes = NULL;
  429. const unsigned char *lflags_f;
  430. const unsigned char *lflags_ccf;
  431. int count;
  432. /* Check for the class to see how many instructions we generate. */
  433. switch (einsn->flags & ARC_SYNTAX_MASK)
  434. {
  435. case ARC_SYNTAX_3OP:
  436. count = (einsn->modsyn & ARC_OP1_MUST_BE_IMM) ? 10 : 20;
  437. break;
  438. case ARC_SYNTAX_2OP:
  439. count = (einsn->flags & 0x10) ? 7 : 6;
  440. break;
  441. case ARC_SYNTAX_1OP:
  442. count = 3;
  443. break;
  444. case ARC_SYNTAX_NOP:
  445. count = 1;
  446. break;
  447. default:
  448. count = 0;
  449. break;
  450. }
  451. /* Allocate memory. */
  452. arc_ext_opcodes = (struct arc_opcode *)
  453. xmalloc ((count + 1) * sizeof (*arc_ext_opcodes));
  454. if (arc_ext_opcodes == NULL)
  455. {
  456. *errmsg = "Virtual memory exhausted";
  457. return NULL;
  458. }
  459. /* Generate the patterns. */
  460. q = arc_ext_opcodes;
  461. if (einsn->suffix)
  462. {
  463. lflags_f = flags_none;
  464. lflags_ccf = flags_none;
  465. }
  466. else
  467. {
  468. lflags_f = flags_f;
  469. lflags_ccf = flags_ccf;
  470. }
  471. if (einsn->suffix & ARC_SUFFIX_COND)
  472. lflags_ccf = flags_cc;
  473. if (einsn->suffix & ARC_SUFFIX_FLAG)
  474. {
  475. lflags_f = flags_f;
  476. lflags_ccf = flags_f;
  477. }
  478. if (einsn->suffix & (ARC_SUFFIX_FLAG | ARC_SUFFIX_COND))
  479. lflags_ccf = flags_ccf;
  480. if (einsn->flags & ARC_SYNTAX_2OP
  481. && !(einsn->flags & 0x10))
  482. {
  483. /* Regular 2OP instruction. */
  484. if (einsn->suffix & ARC_SUFFIX_COND)
  485. *errmsg = "Suffix SUFFIX_COND ignored";
  486. INSERT_XOP (q, einsn->name,
  487. INSN2OP_BC (einsn->major, einsn->minor), MINSN2OP_BC,
  488. arc_target, arg_32bit_rbrc, lflags_f);
  489. INSERT_XOP (q, einsn->name,
  490. INSN2OP_0C (einsn->major, einsn->minor), MINSN2OP_0C,
  491. arc_target, arg_32bit_zarc, lflags_f);
  492. INSERT_XOP (q, einsn->name,
  493. INSN2OP_BU (einsn->major, einsn->minor), MINSN2OP_BU,
  494. arc_target, arg_32bit_rbu6, lflags_f);
  495. INSERT_XOP (q, einsn->name,
  496. INSN2OP_0U (einsn->major, einsn->minor), MINSN2OP_0U,
  497. arc_target, arg_32bit_zau6, lflags_f);
  498. INSERT_XOP (q, einsn->name,
  499. INSN2OP_BL (einsn->major, einsn->minor), MINSN2OP_BL,
  500. arc_target, arg_32bit_rblimm, lflags_f);
  501. INSERT_XOP (q, einsn->name,
  502. INSN2OP_0L (einsn->major, einsn->minor), MINSN2OP_0L,
  503. arc_target, arg_32bit_zalimm, lflags_f);
  504. }
  505. else if (einsn->flags & (0x10 | ARC_SYNTAX_2OP))
  506. {
  507. /* This is actually a 3OP pattern. The first operand is
  508. immplied and is set to zero. */
  509. INSERT_XOP (q, einsn->name,
  510. INSN3OP_0BC (einsn->major, einsn->minor), MINSN3OP_0BC,
  511. arc_target, arg_32bit_rbrc, lflags_f);
  512. INSERT_XOP (q, einsn->name,
  513. INSN3OP_0BU (einsn->major, einsn->minor), MINSN3OP_0BU,
  514. arc_target, arg_32bit_rbu6, lflags_f);
  515. INSERT_XOP (q, einsn->name,
  516. INSN3OP_0BL (einsn->major, einsn->minor), MINSN3OP_0BL,
  517. arc_target, arg_32bit_rblimm, lflags_f);
  518. INSERT_XOP (q, einsn->name,
  519. INSN3OP_C0LC (einsn->major, einsn->minor), MINSN3OP_C0LC,
  520. arc_target, arg_32bit_limmrc, lflags_ccf);
  521. INSERT_XOP (q, einsn->name,
  522. INSN3OP_C0LU (einsn->major, einsn->minor), MINSN3OP_C0LU,
  523. arc_target, arg_32bit_limmu6, lflags_ccf);
  524. INSERT_XOP (q, einsn->name,
  525. INSN3OP_0LS (einsn->major, einsn->minor), MINSN3OP_0LS,
  526. arc_target, arg_32bit_limms12, lflags_f);
  527. INSERT_XOP (q, einsn->name,
  528. INSN3OP_C0LL (einsn->major, einsn->minor), MINSN3OP_C0LL,
  529. arc_target, arg_32bit_limmlimm, lflags_ccf);
  530. }
  531. else if (einsn->flags & ARC_SYNTAX_3OP
  532. && !(einsn->modsyn & ARC_OP1_MUST_BE_IMM))
  533. {
  534. /* Regular 3OP instruction. */
  535. INSERT_XOP (q, einsn->name,
  536. INSN3OP_ABC (einsn->major, einsn->minor), MINSN3OP_ABC,
  537. arc_target, arg_32bit_rarbrc, lflags_f);
  538. INSERT_XOP (q, einsn->name,
  539. INSN3OP_0BC (einsn->major, einsn->minor), MINSN3OP_0BC,
  540. arc_target, arg_32bit_zarbrc, lflags_f);
  541. INSERT_XOP (q, einsn->name,
  542. INSN3OP_CBBC (einsn->major, einsn->minor), MINSN3OP_CBBC,
  543. arc_target, arg_32bit_rbrbrc, lflags_ccf);
  544. INSERT_XOP (q, einsn->name,
  545. INSN3OP_ABU (einsn->major, einsn->minor), MINSN3OP_ABU,
  546. arc_target, arg_32bit_rarbu6, lflags_f);
  547. INSERT_XOP (q, einsn->name,
  548. INSN3OP_0BU (einsn->major, einsn->minor), MINSN3OP_0BU,
  549. arc_target, arg_32bit_zarbu6, lflags_f);
  550. INSERT_XOP (q, einsn->name,
  551. INSN3OP_CBBU (einsn->major, einsn->minor), MINSN3OP_CBBU,
  552. arc_target, arg_32bit_rbrbu6, lflags_ccf);
  553. INSERT_XOP (q, einsn->name,
  554. INSN3OP_BBS (einsn->major, einsn->minor), MINSN3OP_BBS,
  555. arc_target, arg_32bit_rbrbs12, lflags_f);
  556. INSERT_XOP (q, einsn->name,
  557. INSN3OP_ALC (einsn->major, einsn->minor), MINSN3OP_ALC,
  558. arc_target, arg_32bit_ralimmrc, lflags_f);
  559. INSERT_XOP (q, einsn->name,
  560. INSN3OP_ABL (einsn->major, einsn->minor), MINSN3OP_ABL,
  561. arc_target, arg_32bit_rarblimm, lflags_f);
  562. INSERT_XOP (q, einsn->name,
  563. INSN3OP_0LC (einsn->major, einsn->minor), MINSN3OP_0LC,
  564. arc_target, arg_32bit_zalimmrc, lflags_f);
  565. INSERT_XOP (q, einsn->name,
  566. INSN3OP_0BL (einsn->major, einsn->minor), MINSN3OP_0BL,
  567. arc_target, arg_32bit_zarblimm, lflags_f);
  568. INSERT_XOP (q, einsn->name,
  569. INSN3OP_C0LC (einsn->major, einsn->minor), MINSN3OP_C0LC,
  570. arc_target, arg_32bit_zalimmrc, lflags_ccf);
  571. INSERT_XOP (q, einsn->name,
  572. INSN3OP_CBBL (einsn->major, einsn->minor), MINSN3OP_CBBL,
  573. arc_target, arg_32bit_rbrblimm, lflags_ccf);
  574. INSERT_XOP (q, einsn->name,
  575. INSN3OP_ALU (einsn->major, einsn->minor), MINSN3OP_ALU,
  576. arc_target, arg_32bit_ralimmu6, lflags_f);
  577. INSERT_XOP (q, einsn->name,
  578. INSN3OP_0LU (einsn->major, einsn->minor), MINSN3OP_0LU,
  579. arc_target, arg_32bit_zalimmu6, lflags_f);
  580. INSERT_XOP (q, einsn->name,
  581. INSN3OP_C0LU (einsn->major, einsn->minor), MINSN3OP_C0LU,
  582. arc_target, arg_32bit_zalimmu6, lflags_ccf);
  583. INSERT_XOP (q, einsn->name,
  584. INSN3OP_0LS (einsn->major, einsn->minor), MINSN3OP_0LS,
  585. arc_target, arg_32bit_zalimms12, lflags_f);
  586. INSERT_XOP (q, einsn->name,
  587. INSN3OP_ALL (einsn->major, einsn->minor), MINSN3OP_ALL,
  588. arc_target, arg_32bit_ralimmlimm, lflags_f);
  589. INSERT_XOP (q, einsn->name,
  590. INSN3OP_0LL (einsn->major, einsn->minor), MINSN3OP_0LL,
  591. arc_target, arg_32bit_zalimmlimm, lflags_f);
  592. INSERT_XOP (q, einsn->name,
  593. INSN3OP_C0LL (einsn->major, einsn->minor), MINSN3OP_C0LL,
  594. arc_target, arg_32bit_zalimmlimm, lflags_ccf);
  595. }
  596. else if (einsn->flags & ARC_SYNTAX_3OP)
  597. {
  598. /* 3OP instruction which accepts only zero as first
  599. argument. */
  600. INSERT_XOP (q, einsn->name,
  601. INSN3OP_0BC (einsn->major, einsn->minor), MINSN3OP_0BC,
  602. arc_target, arg_32bit_zarbrc, lflags_f);
  603. INSERT_XOP (q, einsn->name,
  604. INSN3OP_0BU (einsn->major, einsn->minor), MINSN3OP_0BU,
  605. arc_target, arg_32bit_zarbu6, lflags_f);
  606. INSERT_XOP (q, einsn->name,
  607. INSN3OP_0LC (einsn->major, einsn->minor), MINSN3OP_0LC,
  608. arc_target, arg_32bit_zalimmrc, lflags_f);
  609. INSERT_XOP (q, einsn->name,
  610. INSN3OP_0BL (einsn->major, einsn->minor), MINSN3OP_0BL,
  611. arc_target, arg_32bit_zarblimm, lflags_f);
  612. INSERT_XOP (q, einsn->name,
  613. INSN3OP_C0LC (einsn->major, einsn->minor), MINSN3OP_C0LC,
  614. arc_target, arg_32bit_zalimmrc, lflags_ccf);
  615. INSERT_XOP (q, einsn->name,
  616. INSN3OP_0LU (einsn->major, einsn->minor), MINSN3OP_0LU,
  617. arc_target, arg_32bit_zalimmu6, lflags_f);
  618. INSERT_XOP (q, einsn->name,
  619. INSN3OP_C0LU (einsn->major, einsn->minor), MINSN3OP_C0LU,
  620. arc_target, arg_32bit_zalimmu6, lflags_ccf);
  621. INSERT_XOP (q, einsn->name,
  622. INSN3OP_0LS (einsn->major, einsn->minor), MINSN3OP_0LS,
  623. arc_target, arg_32bit_zalimms12, lflags_f);
  624. INSERT_XOP (q, einsn->name,
  625. INSN3OP_0LL (einsn->major, einsn->minor), MINSN3OP_0LL,
  626. arc_target, arg_32bit_zalimmlimm, lflags_f);
  627. INSERT_XOP (q, einsn->name,
  628. INSN3OP_C0LL (einsn->major, einsn->minor), MINSN3OP_C0LL,
  629. arc_target, arg_32bit_zalimmlimm, lflags_ccf);
  630. }
  631. else if (einsn->flags & ARC_SYNTAX_1OP)
  632. {
  633. if (einsn->suffix & ARC_SUFFIX_COND)
  634. *errmsg = "Suffix SUFFIX_COND ignored";
  635. INSERT_XOP (q, einsn->name,
  636. INSN2OP (einsn->major, 0x3F) | FIELDB (einsn->minor),
  637. MINSN2OP_0C, arc_target, arg_32bit_rc, lflags_f);
  638. INSERT_XOP (q, einsn->name,
  639. INSN2OP (einsn->major, 0x3F) | FIELDB (einsn->minor)
  640. | (0x01 << 22), MINSN2OP_0U, arc_target, arg_32bit_u6,
  641. lflags_f);
  642. INSERT_XOP (q, einsn->name,
  643. INSN2OP (einsn->major, 0x3F) | FIELDB (einsn->minor)
  644. | FIELDC (62), MINSN2OP_0L, arc_target, arg_32bit_limm,
  645. lflags_f);
  646. }
  647. else if (einsn->flags & ARC_SYNTAX_NOP)
  648. {
  649. if (einsn->suffix & ARC_SUFFIX_COND)
  650. *errmsg = "Suffix SUFFIX_COND ignored";
  651. INSERT_XOP (q, einsn->name,
  652. INSN2OP (einsn->major, 0x3F) | FIELDB (einsn->minor)
  653. | (0x01 << 22), MINSN2OP_0L, arc_target, arg_none, lflags_f);
  654. }
  655. else
  656. {
  657. *errmsg = "Unknown syntax";
  658. return NULL;
  659. }
  660. /* End marker. */
  661. memset (q, 0, sizeof (*arc_ext_opcodes));
  662. return arc_ext_opcodes;
  663. }