i387-fp.cc 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978
  1. /* i387-specific utility functions, for the remote server for GDB.
  2. Copyright (C) 2000-2022 Free Software Foundation, Inc.
  3. This file is part of GDB.
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 3 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program. If not, see <http://www.gnu.org/licenses/>. */
  14. #include "server.h"
  15. #include "i387-fp.h"
  16. #include "gdbsupport/x86-xstate.h"
  17. static const int num_mpx_bnd_registers = 4;
  18. static const int num_mpx_cfg_registers = 2;
  19. static const int num_avx512_k_registers = 8;
  20. static const int num_pkeys_registers = 1;
  21. /* Note: These functions preserve the reserved bits in control registers.
  22. However, gdbserver promptly throws away that information. */
  23. /* These structs should have the proper sizes and alignment on both
  24. i386 and x86-64 machines. */
  25. struct i387_fsave {
  26. /* All these are only sixteen bits, plus padding, except for fop (which
  27. is only eleven bits), and fooff / fioff (which are 32 bits each). */
  28. unsigned short fctrl;
  29. unsigned short pad1;
  30. unsigned short fstat;
  31. unsigned short pad2;
  32. unsigned short ftag;
  33. unsigned short pad3;
  34. unsigned int fioff;
  35. unsigned short fiseg;
  36. unsigned short fop;
  37. unsigned int fooff;
  38. unsigned short foseg;
  39. unsigned short pad4;
  40. /* Space for eight 80-bit FP values. */
  41. unsigned char st_space[80];
  42. };
  43. struct i387_fxsave {
  44. /* All these are only sixteen bits, plus padding, except for fop (which
  45. is only eleven bits), and fooff / fioff (which are 32 bits each). */
  46. unsigned short fctrl;
  47. unsigned short fstat;
  48. unsigned short ftag;
  49. unsigned short fop;
  50. unsigned int fioff;
  51. unsigned short fiseg;
  52. unsigned short pad1;
  53. unsigned int fooff;
  54. unsigned short foseg;
  55. unsigned short pad12;
  56. unsigned int mxcsr;
  57. unsigned int pad3;
  58. /* Space for eight 80-bit FP values in 128-bit spaces. */
  59. unsigned char st_space[128];
  60. /* Space for eight 128-bit XMM values, or 16 on x86-64. */
  61. unsigned char xmm_space[256];
  62. };
  63. struct i387_xsave {
  64. /* All these are only sixteen bits, plus padding, except for fop (which
  65. is only eleven bits), and fooff / fioff (which are 32 bits each). */
  66. unsigned short fctrl;
  67. unsigned short fstat;
  68. unsigned short ftag;
  69. unsigned short fop;
  70. unsigned int fioff;
  71. unsigned short fiseg;
  72. unsigned short pad1;
  73. unsigned int fooff;
  74. unsigned short foseg;
  75. unsigned short pad12;
  76. unsigned int mxcsr;
  77. unsigned int mxcsr_mask;
  78. /* Space for eight 80-bit FP values in 128-bit spaces. */
  79. unsigned char st_space[128];
  80. /* Space for eight 128-bit XMM values, or 16 on x86-64. */
  81. unsigned char xmm_space[256];
  82. unsigned char reserved1[48];
  83. /* The extended control register 0 (the XFEATURE_ENABLED_MASK
  84. register). */
  85. unsigned long long xcr0;
  86. unsigned char reserved2[40];
  87. /* The XSTATE_BV bit vector. */
  88. unsigned long long xstate_bv;
  89. unsigned char reserved3[56];
  90. /* Space for eight upper 128-bit YMM values, or 16 on x86-64. */
  91. unsigned char ymmh_space[256];
  92. unsigned char reserved4[128];
  93. /* Space for 4 bound registers values of 128 bits. */
  94. unsigned char mpx_bnd_space[64];
  95. /* Space for 2 MPX configuration registers of 64 bits
  96. plus reserved space. */
  97. unsigned char mpx_cfg_space[16];
  98. unsigned char reserved5[48];
  99. /* Space for 8 OpMask register values of 64 bits. */
  100. unsigned char k_space[64];
  101. /* Space for 16 256-bit zmm0-15. */
  102. unsigned char zmmh_low_space[512];
  103. /* Space for 16 512-bit zmm16-31 values. */
  104. unsigned char zmmh_high_space[1024];
  105. /* Space for 1 32-bit PKRU register. The HW XSTATE size for this feature is
  106. actually 64 bits, but WRPKRU/RDPKRU instructions ignore upper 32 bits. */
  107. unsigned char pkru_space[8];
  108. };
  109. void
  110. i387_cache_to_fsave (struct regcache *regcache, void *buf)
  111. {
  112. struct i387_fsave *fp = (struct i387_fsave *) buf;
  113. int i;
  114. int st0_regnum = find_regno (regcache->tdesc, "st0");
  115. unsigned long val2;
  116. for (i = 0; i < 8; i++)
  117. collect_register (regcache, i + st0_regnum,
  118. ((char *) &fp->st_space[0]) + i * 10);
  119. fp->fioff = regcache_raw_get_unsigned_by_name (regcache, "fioff");
  120. fp->fooff = regcache_raw_get_unsigned_by_name (regcache, "fooff");
  121. /* This one's 11 bits... */
  122. val2 = regcache_raw_get_unsigned_by_name (regcache, "fop");
  123. fp->fop = (val2 & 0x7FF) | (fp->fop & 0xF800);
  124. /* Some registers are 16-bit. */
  125. fp->fctrl = regcache_raw_get_unsigned_by_name (regcache, "fctrl");
  126. fp->fstat = regcache_raw_get_unsigned_by_name (regcache, "fstat");
  127. fp->ftag = regcache_raw_get_unsigned_by_name (regcache, "ftag");
  128. fp->fiseg = regcache_raw_get_unsigned_by_name (regcache, "fiseg");
  129. fp->foseg = regcache_raw_get_unsigned_by_name (regcache, "foseg");
  130. }
  131. void
  132. i387_fsave_to_cache (struct regcache *regcache, const void *buf)
  133. {
  134. struct i387_fsave *fp = (struct i387_fsave *) buf;
  135. int i;
  136. int st0_regnum = find_regno (regcache->tdesc, "st0");
  137. unsigned long val;
  138. for (i = 0; i < 8; i++)
  139. supply_register (regcache, i + st0_regnum,
  140. ((char *) &fp->st_space[0]) + i * 10);
  141. supply_register_by_name (regcache, "fioff", &fp->fioff);
  142. supply_register_by_name (regcache, "fooff", &fp->fooff);
  143. /* Some registers are 16-bit. */
  144. val = fp->fctrl & 0xFFFF;
  145. supply_register_by_name (regcache, "fctrl", &val);
  146. val = fp->fstat & 0xFFFF;
  147. supply_register_by_name (regcache, "fstat", &val);
  148. val = fp->ftag & 0xFFFF;
  149. supply_register_by_name (regcache, "ftag", &val);
  150. val = fp->fiseg & 0xFFFF;
  151. supply_register_by_name (regcache, "fiseg", &val);
  152. val = fp->foseg & 0xFFFF;
  153. supply_register_by_name (regcache, "foseg", &val);
  154. /* fop has only 11 valid bits. */
  155. val = (fp->fop) & 0x7FF;
  156. supply_register_by_name (regcache, "fop", &val);
  157. }
  158. void
  159. i387_cache_to_fxsave (struct regcache *regcache, void *buf)
  160. {
  161. struct i387_fxsave *fp = (struct i387_fxsave *) buf;
  162. int i;
  163. int st0_regnum = find_regno (regcache->tdesc, "st0");
  164. int xmm0_regnum = find_regno (regcache->tdesc, "xmm0");
  165. unsigned long val, val2;
  166. /* Amd64 has 16 xmm regs; I386 has 8 xmm regs. */
  167. int num_xmm_registers = register_size (regcache->tdesc, 0) == 8 ? 16 : 8;
  168. for (i = 0; i < 8; i++)
  169. collect_register (regcache, i + st0_regnum,
  170. ((char *) &fp->st_space[0]) + i * 16);
  171. for (i = 0; i < num_xmm_registers; i++)
  172. collect_register (regcache, i + xmm0_regnum,
  173. ((char *) &fp->xmm_space[0]) + i * 16);
  174. fp->fioff = regcache_raw_get_unsigned_by_name (regcache, "fioff");
  175. fp->fooff = regcache_raw_get_unsigned_by_name (regcache, "fooff");
  176. fp->mxcsr = regcache_raw_get_unsigned_by_name (regcache, "mxcsr");
  177. /* This one's 11 bits... */
  178. val2 = regcache_raw_get_unsigned_by_name (regcache, "fop");
  179. fp->fop = (val2 & 0x7FF) | (fp->fop & 0xF800);
  180. /* Some registers are 16-bit. */
  181. fp->fctrl = regcache_raw_get_unsigned_by_name (regcache, "fctrl");
  182. fp->fstat = regcache_raw_get_unsigned_by_name (regcache, "fstat");
  183. /* Convert to the simplifed tag form stored in fxsave data. */
  184. val = regcache_raw_get_unsigned_by_name (regcache, "ftag");
  185. val2 = 0;
  186. for (i = 7; i >= 0; i--)
  187. {
  188. int tag = (val >> (i * 2)) & 3;
  189. if (tag != 3)
  190. val2 |= (1 << i);
  191. }
  192. fp->ftag = val2;
  193. fp->fiseg = regcache_raw_get_unsigned_by_name (regcache, "fiseg");
  194. fp->foseg = regcache_raw_get_unsigned_by_name (regcache, "foseg");
  195. }
  196. void
  197. i387_cache_to_xsave (struct regcache *regcache, void *buf)
  198. {
  199. struct i387_xsave *fp = (struct i387_xsave *) buf;
  200. bool amd64 = register_size (regcache->tdesc, 0) == 8;
  201. int i;
  202. unsigned long val, val2;
  203. unsigned long long xstate_bv = 0;
  204. unsigned long long clear_bv = 0;
  205. char raw[64];
  206. char *p;
  207. /* Amd64 has 16 xmm regs; I386 has 8 xmm regs. */
  208. int num_xmm_registers = amd64 ? 16 : 8;
  209. /* AVX512 extends the existing xmm/ymm registers to a wider mode: zmm. */
  210. int num_avx512_zmmh_low_registers = num_xmm_registers;
  211. /* AVX512 adds 16 extra regs in Amd64 mode, but none in I386 mode.*/
  212. int num_avx512_zmmh_high_registers = amd64 ? 16 : 0;
  213. int num_avx512_ymmh_registers = amd64 ? 16 : 0;
  214. int num_avx512_xmm_registers = amd64 ? 16 : 0;
  215. /* The supported bits in `xstat_bv' are 8 bytes. Clear part in
  216. vector registers if its bit in xstat_bv is zero. */
  217. clear_bv = (~fp->xstate_bv) & x86_xcr0;
  218. /* Clear part in x87 and vector registers if its bit in xstat_bv is
  219. zero. */
  220. if (clear_bv)
  221. {
  222. if ((clear_bv & X86_XSTATE_X87))
  223. {
  224. for (i = 0; i < 8; i++)
  225. memset (((char *) &fp->st_space[0]) + i * 16, 0, 10);
  226. fp->fioff = 0;
  227. fp->fooff = 0;
  228. fp->fctrl = I387_FCTRL_INIT_VAL;
  229. fp->fstat = 0;
  230. fp->ftag = 0;
  231. fp->fiseg = 0;
  232. fp->foseg = 0;
  233. fp->fop = 0;
  234. }
  235. if ((clear_bv & X86_XSTATE_SSE))
  236. for (i = 0; i < num_xmm_registers; i++)
  237. memset (((char *) &fp->xmm_space[0]) + i * 16, 0, 16);
  238. if ((clear_bv & X86_XSTATE_AVX))
  239. for (i = 0; i < num_xmm_registers; i++)
  240. memset (((char *) &fp->ymmh_space[0]) + i * 16, 0, 16);
  241. if ((clear_bv & X86_XSTATE_SSE) && (clear_bv & X86_XSTATE_AVX))
  242. memset (((char *) &fp->mxcsr), 0, 4);
  243. if ((clear_bv & X86_XSTATE_BNDREGS))
  244. for (i = 0; i < num_mpx_bnd_registers; i++)
  245. memset (((char *) &fp->mpx_bnd_space[0]) + i * 16, 0, 16);
  246. if ((clear_bv & X86_XSTATE_BNDCFG))
  247. for (i = 0; i < num_mpx_cfg_registers; i++)
  248. memset (((char *) &fp->mpx_cfg_space[0]) + i * 8, 0, 8);
  249. if ((clear_bv & X86_XSTATE_K))
  250. for (i = 0; i < num_avx512_k_registers; i++)
  251. memset (((char *) &fp->k_space[0]) + i * 8, 0, 8);
  252. if ((clear_bv & X86_XSTATE_ZMM_H))
  253. for (i = 0; i < num_avx512_zmmh_low_registers; i++)
  254. memset (((char *) &fp->zmmh_low_space[0]) + i * 32, 0, 32);
  255. if ((clear_bv & X86_XSTATE_ZMM))
  256. {
  257. for (i = 0; i < num_avx512_zmmh_high_registers; i++)
  258. memset (((char *) &fp->zmmh_low_space[0]) + 32 + i * 64, 0, 32);
  259. for (i = 0; i < num_avx512_xmm_registers; i++)
  260. memset (((char *) &fp->zmmh_high_space[0]) + i * 64, 0, 16);
  261. for (i = 0; i < num_avx512_ymmh_registers; i++)
  262. memset (((char *) &fp->zmmh_high_space[0]) + 16 + i * 64, 0, 16);
  263. }
  264. if ((clear_bv & X86_XSTATE_PKRU))
  265. for (i = 0; i < num_pkeys_registers; i++)
  266. memset (((char *) &fp->pkru_space[0]) + i * 4, 0, 4);
  267. }
  268. /* Check if any x87 registers are changed. */
  269. if ((x86_xcr0 & X86_XSTATE_X87))
  270. {
  271. int st0_regnum = find_regno (regcache->tdesc, "st0");
  272. for (i = 0; i < 8; i++)
  273. {
  274. collect_register (regcache, i + st0_regnum, raw);
  275. p = ((char *) &fp->st_space[0]) + i * 16;
  276. if (memcmp (raw, p, 10))
  277. {
  278. xstate_bv |= X86_XSTATE_X87;
  279. memcpy (p, raw, 10);
  280. }
  281. }
  282. }
  283. /* Check if any SSE registers are changed. */
  284. if ((x86_xcr0 & X86_XSTATE_SSE))
  285. {
  286. int xmm0_regnum = find_regno (regcache->tdesc, "xmm0");
  287. for (i = 0; i < num_xmm_registers; i++)
  288. {
  289. collect_register (regcache, i + xmm0_regnum, raw);
  290. p = ((char *) &fp->xmm_space[0]) + i * 16;
  291. if (memcmp (raw, p, 16))
  292. {
  293. xstate_bv |= X86_XSTATE_SSE;
  294. memcpy (p, raw, 16);
  295. }
  296. }
  297. }
  298. /* Check if any AVX registers are changed. */
  299. if ((x86_xcr0 & X86_XSTATE_AVX))
  300. {
  301. int ymm0h_regnum = find_regno (regcache->tdesc, "ymm0h");
  302. for (i = 0; i < num_xmm_registers; i++)
  303. {
  304. collect_register (regcache, i + ymm0h_regnum, raw);
  305. p = ((char *) &fp->ymmh_space[0]) + i * 16;
  306. if (memcmp (raw, p, 16))
  307. {
  308. xstate_bv |= X86_XSTATE_AVX;
  309. memcpy (p, raw, 16);
  310. }
  311. }
  312. }
  313. /* Check if any bound register has changed. */
  314. if ((x86_xcr0 & X86_XSTATE_BNDREGS))
  315. {
  316. int bnd0r_regnum = find_regno (regcache->tdesc, "bnd0raw");
  317. for (i = 0; i < num_mpx_bnd_registers; i++)
  318. {
  319. collect_register (regcache, i + bnd0r_regnum, raw);
  320. p = ((char *) &fp->mpx_bnd_space[0]) + i * 16;
  321. if (memcmp (raw, p, 16))
  322. {
  323. xstate_bv |= X86_XSTATE_BNDREGS;
  324. memcpy (p, raw, 16);
  325. }
  326. }
  327. }
  328. /* Check if any status register has changed. */
  329. if ((x86_xcr0 & X86_XSTATE_BNDCFG))
  330. {
  331. int bndcfg_regnum = find_regno (regcache->tdesc, "bndcfgu");
  332. for (i = 0; i < num_mpx_cfg_registers; i++)
  333. {
  334. collect_register (regcache, i + bndcfg_regnum, raw);
  335. p = ((char *) &fp->mpx_cfg_space[0]) + i * 8;
  336. if (memcmp (raw, p, 8))
  337. {
  338. xstate_bv |= X86_XSTATE_BNDCFG;
  339. memcpy (p, raw, 8);
  340. }
  341. }
  342. }
  343. /* Check if any K registers are changed. */
  344. if ((x86_xcr0 & X86_XSTATE_K))
  345. {
  346. int k0_regnum = find_regno (regcache->tdesc, "k0");
  347. for (i = 0; i < num_avx512_k_registers; i++)
  348. {
  349. collect_register (regcache, i + k0_regnum, raw);
  350. p = ((char *) &fp->k_space[0]) + i * 8;
  351. if (memcmp (raw, p, 8) != 0)
  352. {
  353. xstate_bv |= X86_XSTATE_K;
  354. memcpy (p, raw, 8);
  355. }
  356. }
  357. }
  358. /* Check if any of ZMM0H-ZMM15H registers are changed. */
  359. if ((x86_xcr0 & X86_XSTATE_ZMM_H))
  360. {
  361. int zmm0h_regnum = find_regno (regcache->tdesc, "zmm0h");
  362. for (i = 0; i < num_avx512_zmmh_low_registers; i++)
  363. {
  364. collect_register (regcache, i + zmm0h_regnum, raw);
  365. p = ((char *) &fp->zmmh_low_space[0]) + i * 32;
  366. if (memcmp (raw, p, 32) != 0)
  367. {
  368. xstate_bv |= X86_XSTATE_ZMM_H;
  369. memcpy (p, raw, 32);
  370. }
  371. }
  372. }
  373. /* Check if any of ZMM16H-ZMM31H registers are changed. */
  374. if ((x86_xcr0 & X86_XSTATE_ZMM))
  375. {
  376. int zmm16h_regnum = (num_avx512_zmmh_high_registers == 0
  377. ? -1
  378. : find_regno (regcache->tdesc, "zmm16h"));
  379. for (i = 0; i < num_avx512_zmmh_high_registers; i++)
  380. {
  381. collect_register (regcache, i + zmm16h_regnum, raw);
  382. p = ((char *) &fp->zmmh_high_space[0]) + 32 + i * 64;
  383. if (memcmp (raw, p, 32) != 0)
  384. {
  385. xstate_bv |= X86_XSTATE_ZMM;
  386. memcpy (p, raw, 32);
  387. }
  388. }
  389. }
  390. /* Check if any XMM_AVX512 registers are changed. */
  391. if ((x86_xcr0 & X86_XSTATE_ZMM))
  392. {
  393. int xmm_avx512_regnum = (num_avx512_xmm_registers == 0
  394. ? -1
  395. : find_regno (regcache->tdesc, "xmm16"));
  396. for (i = 0; i < num_avx512_xmm_registers; i++)
  397. {
  398. collect_register (regcache, i + xmm_avx512_regnum, raw);
  399. p = ((char *) &fp->zmmh_high_space[0]) + i * 64;
  400. if (memcmp (raw, p, 16) != 0)
  401. {
  402. xstate_bv |= X86_XSTATE_ZMM;
  403. memcpy (p, raw, 16);
  404. }
  405. }
  406. }
  407. /* Check if any YMMH_AVX512 registers are changed. */
  408. if ((x86_xcr0 & X86_XSTATE_ZMM))
  409. {
  410. int ymmh_avx512_regnum = (num_avx512_ymmh_registers == 0
  411. ? -1
  412. : find_regno (regcache->tdesc, "ymm16h"));
  413. for (i = 0; i < num_avx512_ymmh_registers; i++)
  414. {
  415. collect_register (regcache, i + ymmh_avx512_regnum, raw);
  416. p = ((char *) &fp->zmmh_high_space[0]) + 16 + i * 64;
  417. if (memcmp (raw, p, 16) != 0)
  418. {
  419. xstate_bv |= X86_XSTATE_ZMM;
  420. memcpy (p, raw, 16);
  421. }
  422. }
  423. }
  424. /* Check if any PKEYS registers are changed. */
  425. if ((x86_xcr0 & X86_XSTATE_PKRU))
  426. {
  427. int pkru_regnum = find_regno (regcache->tdesc, "pkru");
  428. for (i = 0; i < num_pkeys_registers; i++)
  429. {
  430. collect_register (regcache, i + pkru_regnum, raw);
  431. p = ((char *) &fp->pkru_space[0]) + i * 4;
  432. if (memcmp (raw, p, 4) != 0)
  433. {
  434. xstate_bv |= X86_XSTATE_PKRU;
  435. memcpy (p, raw, 4);
  436. }
  437. }
  438. }
  439. if ((x86_xcr0 & X86_XSTATE_SSE) || (x86_xcr0 & X86_XSTATE_AVX))
  440. {
  441. collect_register_by_name (regcache, "mxcsr", raw);
  442. if (memcmp (raw, &fp->mxcsr, 4) != 0)
  443. {
  444. if (((fp->xstate_bv | xstate_bv)
  445. & (X86_XSTATE_SSE | X86_XSTATE_AVX)) == 0)
  446. xstate_bv |= X86_XSTATE_SSE;
  447. memcpy (&fp->mxcsr, raw, 4);
  448. }
  449. }
  450. if (x86_xcr0 & X86_XSTATE_X87)
  451. {
  452. collect_register_by_name (regcache, "fioff", raw);
  453. if (memcmp (raw, &fp->fioff, 4) != 0)
  454. {
  455. xstate_bv |= X86_XSTATE_X87;
  456. memcpy (&fp->fioff, raw, 4);
  457. }
  458. collect_register_by_name (regcache, "fooff", raw);
  459. if (memcmp (raw, &fp->fooff, 4) != 0)
  460. {
  461. xstate_bv |= X86_XSTATE_X87;
  462. memcpy (&fp->fooff, raw, 4);
  463. }
  464. /* This one's 11 bits... */
  465. val2 = regcache_raw_get_unsigned_by_name (regcache, "fop");
  466. val2 = (val2 & 0x7FF) | (fp->fop & 0xF800);
  467. if (fp->fop != val2)
  468. {
  469. xstate_bv |= X86_XSTATE_X87;
  470. fp->fop = val2;
  471. }
  472. /* Some registers are 16-bit. */
  473. val = regcache_raw_get_unsigned_by_name (regcache, "fctrl");
  474. if (fp->fctrl != val)
  475. {
  476. xstate_bv |= X86_XSTATE_X87;
  477. fp->fctrl = val;
  478. }
  479. val = regcache_raw_get_unsigned_by_name (regcache, "fstat");
  480. if (fp->fstat != val)
  481. {
  482. xstate_bv |= X86_XSTATE_X87;
  483. fp->fstat = val;
  484. }
  485. /* Convert to the simplifed tag form stored in fxsave data. */
  486. val = regcache_raw_get_unsigned_by_name (regcache, "ftag");
  487. val2 = 0;
  488. for (i = 7; i >= 0; i--)
  489. {
  490. int tag = (val >> (i * 2)) & 3;
  491. if (tag != 3)
  492. val2 |= (1 << i);
  493. }
  494. if (fp->ftag != val2)
  495. {
  496. xstate_bv |= X86_XSTATE_X87;
  497. fp->ftag = val2;
  498. }
  499. val = regcache_raw_get_unsigned_by_name (regcache, "fiseg");
  500. if (fp->fiseg != val)
  501. {
  502. xstate_bv |= X86_XSTATE_X87;
  503. fp->fiseg = val;
  504. }
  505. val = regcache_raw_get_unsigned_by_name (regcache, "foseg");
  506. if (fp->foseg != val)
  507. {
  508. xstate_bv |= X86_XSTATE_X87;
  509. fp->foseg = val;
  510. }
  511. }
  512. /* Update the corresponding bits in xstate_bv if any SSE/AVX
  513. registers are changed. */
  514. fp->xstate_bv |= xstate_bv;
  515. }
  516. static int
  517. i387_ftag (struct i387_fxsave *fp, int regno)
  518. {
  519. unsigned char *raw = &fp->st_space[regno * 16];
  520. unsigned int exponent;
  521. unsigned long fraction[2];
  522. int integer;
  523. integer = raw[7] & 0x80;
  524. exponent = (((raw[9] & 0x7f) << 8) | raw[8]);
  525. fraction[0] = ((raw[3] << 24) | (raw[2] << 16) | (raw[1] << 8) | raw[0]);
  526. fraction[1] = (((raw[7] & 0x7f) << 24) | (raw[6] << 16)
  527. | (raw[5] << 8) | raw[4]);
  528. if (exponent == 0x7fff)
  529. {
  530. /* Special. */
  531. return (2);
  532. }
  533. else if (exponent == 0x0000)
  534. {
  535. if (fraction[0] == 0x0000 && fraction[1] == 0x0000 && !integer)
  536. {
  537. /* Zero. */
  538. return (1);
  539. }
  540. else
  541. {
  542. /* Special. */
  543. return (2);
  544. }
  545. }
  546. else
  547. {
  548. if (integer)
  549. {
  550. /* Valid. */
  551. return (0);
  552. }
  553. else
  554. {
  555. /* Special. */
  556. return (2);
  557. }
  558. }
  559. }
  560. void
  561. i387_fxsave_to_cache (struct regcache *regcache, const void *buf)
  562. {
  563. struct i387_fxsave *fp = (struct i387_fxsave *) buf;
  564. int i, top;
  565. int st0_regnum = find_regno (regcache->tdesc, "st0");
  566. int xmm0_regnum = find_regno (regcache->tdesc, "xmm0");
  567. unsigned long val;
  568. /* Amd64 has 16 xmm regs; I386 has 8 xmm regs. */
  569. int num_xmm_registers = register_size (regcache->tdesc, 0) == 8 ? 16 : 8;
  570. for (i = 0; i < 8; i++)
  571. supply_register (regcache, i + st0_regnum,
  572. ((char *) &fp->st_space[0]) + i * 16);
  573. for (i = 0; i < num_xmm_registers; i++)
  574. supply_register (regcache, i + xmm0_regnum,
  575. ((char *) &fp->xmm_space[0]) + i * 16);
  576. supply_register_by_name (regcache, "fioff", &fp->fioff);
  577. supply_register_by_name (regcache, "fooff", &fp->fooff);
  578. supply_register_by_name (regcache, "mxcsr", &fp->mxcsr);
  579. /* Some registers are 16-bit. */
  580. val = fp->fctrl & 0xFFFF;
  581. supply_register_by_name (regcache, "fctrl", &val);
  582. val = fp->fstat & 0xFFFF;
  583. supply_register_by_name (regcache, "fstat", &val);
  584. /* Generate the form of ftag data that GDB expects. */
  585. top = (fp->fstat >> 11) & 0x7;
  586. val = 0;
  587. for (i = 7; i >= 0; i--)
  588. {
  589. int tag;
  590. if (fp->ftag & (1 << i))
  591. tag = i387_ftag (fp, (i + 8 - top) % 8);
  592. else
  593. tag = 3;
  594. val |= tag << (2 * i);
  595. }
  596. supply_register_by_name (regcache, "ftag", &val);
  597. val = fp->fiseg & 0xFFFF;
  598. supply_register_by_name (regcache, "fiseg", &val);
  599. val = fp->foseg & 0xFFFF;
  600. supply_register_by_name (regcache, "foseg", &val);
  601. val = (fp->fop) & 0x7FF;
  602. supply_register_by_name (regcache, "fop", &val);
  603. }
  604. void
  605. i387_xsave_to_cache (struct regcache *regcache, const void *buf)
  606. {
  607. struct i387_xsave *fp = (struct i387_xsave *) buf;
  608. struct i387_fxsave *fxp = (struct i387_fxsave *) buf;
  609. bool amd64 = register_size (regcache->tdesc, 0) == 8;
  610. int i, top;
  611. unsigned long val;
  612. unsigned long long clear_bv;
  613. gdb_byte *p;
  614. /* Amd64 has 16 xmm regs; I386 has 8 xmm regs. */
  615. int num_xmm_registers = amd64 ? 16 : 8;
  616. /* AVX512 extends the existing xmm/ymm registers to a wider mode: zmm. */
  617. int num_avx512_zmmh_low_registers = num_xmm_registers;
  618. /* AVX512 adds 16 extra regs in Amd64 mode, but none in I386 mode.*/
  619. int num_avx512_zmmh_high_registers = amd64 ? 16 : 0;
  620. int num_avx512_ymmh_registers = amd64 ? 16 : 0;
  621. int num_avx512_xmm_registers = amd64 ? 16 : 0;
  622. /* The supported bits in `xstat_bv' are 8 bytes. Clear part in
  623. vector registers if its bit in xstat_bv is zero. */
  624. clear_bv = (~fp->xstate_bv) & x86_xcr0;
  625. /* Check if any x87 registers are changed. */
  626. if ((x86_xcr0 & X86_XSTATE_X87) != 0)
  627. {
  628. int st0_regnum = find_regno (regcache->tdesc, "st0");
  629. if ((clear_bv & X86_XSTATE_X87) != 0)
  630. {
  631. for (i = 0; i < 8; i++)
  632. supply_register_zeroed (regcache, i + st0_regnum);
  633. }
  634. else
  635. {
  636. p = (gdb_byte *) &fp->st_space[0];
  637. for (i = 0; i < 8; i++)
  638. supply_register (regcache, i + st0_regnum, p + i * 16);
  639. }
  640. }
  641. if ((x86_xcr0 & X86_XSTATE_SSE) != 0)
  642. {
  643. int xmm0_regnum = find_regno (regcache->tdesc, "xmm0");
  644. if ((clear_bv & X86_XSTATE_SSE))
  645. {
  646. for (i = 0; i < num_xmm_registers; i++)
  647. supply_register_zeroed (regcache, i + xmm0_regnum);
  648. }
  649. else
  650. {
  651. p = (gdb_byte *) &fp->xmm_space[0];
  652. for (i = 0; i < num_xmm_registers; i++)
  653. supply_register (regcache, i + xmm0_regnum, p + i * 16);
  654. }
  655. }
  656. if ((x86_xcr0 & X86_XSTATE_AVX) != 0)
  657. {
  658. int ymm0h_regnum = find_regno (regcache->tdesc, "ymm0h");
  659. if ((clear_bv & X86_XSTATE_AVX) != 0)
  660. {
  661. for (i = 0; i < num_xmm_registers; i++)
  662. supply_register_zeroed (regcache, i + ymm0h_regnum);
  663. }
  664. else
  665. {
  666. p = (gdb_byte *) &fp->ymmh_space[0];
  667. for (i = 0; i < num_xmm_registers; i++)
  668. supply_register (regcache, i + ymm0h_regnum, p + i * 16);
  669. }
  670. }
  671. if ((x86_xcr0 & X86_XSTATE_BNDREGS))
  672. {
  673. int bnd0r_regnum = find_regno (regcache->tdesc, "bnd0raw");
  674. if ((clear_bv & X86_XSTATE_BNDREGS) != 0)
  675. {
  676. for (i = 0; i < num_mpx_bnd_registers; i++)
  677. supply_register_zeroed (regcache, i + bnd0r_regnum);
  678. }
  679. else
  680. {
  681. p = (gdb_byte *) &fp->mpx_bnd_space[0];
  682. for (i = 0; i < num_mpx_bnd_registers; i++)
  683. supply_register (regcache, i + bnd0r_regnum, p + i * 16);
  684. }
  685. }
  686. if ((x86_xcr0 & X86_XSTATE_BNDCFG))
  687. {
  688. int bndcfg_regnum = find_regno (regcache->tdesc, "bndcfgu");
  689. if ((clear_bv & X86_XSTATE_BNDCFG) != 0)
  690. {
  691. for (i = 0; i < num_mpx_cfg_registers; i++)
  692. supply_register_zeroed (regcache, i + bndcfg_regnum);
  693. }
  694. else
  695. {
  696. p = (gdb_byte *) &fp->mpx_cfg_space[0];
  697. for (i = 0; i < num_mpx_cfg_registers; i++)
  698. supply_register (regcache, i + bndcfg_regnum, p + i * 8);
  699. }
  700. }
  701. if ((x86_xcr0 & X86_XSTATE_K) != 0)
  702. {
  703. int k0_regnum = find_regno (regcache->tdesc, "k0");
  704. if ((clear_bv & X86_XSTATE_K) != 0)
  705. {
  706. for (i = 0; i < num_avx512_k_registers; i++)
  707. supply_register_zeroed (regcache, i + k0_regnum);
  708. }
  709. else
  710. {
  711. p = (gdb_byte *) &fp->k_space[0];
  712. for (i = 0; i < num_avx512_k_registers; i++)
  713. supply_register (regcache, i + k0_regnum, p + i * 8);
  714. }
  715. }
  716. if ((x86_xcr0 & X86_XSTATE_ZMM_H) != 0)
  717. {
  718. int zmm0h_regnum = find_regno (regcache->tdesc, "zmm0h");
  719. if ((clear_bv & X86_XSTATE_ZMM_H) != 0)
  720. {
  721. for (i = 0; i < num_avx512_zmmh_low_registers; i++)
  722. supply_register_zeroed (regcache, i + zmm0h_regnum);
  723. }
  724. else
  725. {
  726. p = (gdb_byte *) &fp->zmmh_low_space[0];
  727. for (i = 0; i < num_avx512_zmmh_low_registers; i++)
  728. supply_register (regcache, i + zmm0h_regnum, p + i * 32);
  729. }
  730. }
  731. if ((x86_xcr0 & X86_XSTATE_ZMM) != 0)
  732. {
  733. int zmm16h_regnum = (num_avx512_zmmh_high_registers == 0
  734. ? -1
  735. : find_regno (regcache->tdesc, "zmm16h"));
  736. int ymm16h_regnum = (num_avx512_ymmh_registers == 0
  737. ? -1
  738. : find_regno (regcache->tdesc, "ymm16h"));
  739. int xmm16_regnum = (num_avx512_xmm_registers == 0
  740. ? -1
  741. : find_regno (regcache->tdesc, "xmm16"));
  742. if ((clear_bv & X86_XSTATE_ZMM) != 0)
  743. {
  744. for (i = 0; i < num_avx512_zmmh_high_registers; i++)
  745. supply_register_zeroed (regcache, i + zmm16h_regnum);
  746. for (i = 0; i < num_avx512_ymmh_registers; i++)
  747. supply_register_zeroed (regcache, i + ymm16h_regnum);
  748. for (i = 0; i < num_avx512_xmm_registers; i++)
  749. supply_register_zeroed (regcache, i + xmm16_regnum);
  750. }
  751. else
  752. {
  753. p = (gdb_byte *) &fp->zmmh_high_space[0];
  754. for (i = 0; i < num_avx512_zmmh_high_registers; i++)
  755. supply_register (regcache, i + zmm16h_regnum, p + 32 + i * 64);
  756. for (i = 0; i < num_avx512_ymmh_registers; i++)
  757. supply_register (regcache, i + ymm16h_regnum, p + 16 + i * 64);
  758. for (i = 0; i < num_avx512_xmm_registers; i++)
  759. supply_register (regcache, i + xmm16_regnum, p + i * 64);
  760. }
  761. }
  762. if ((x86_xcr0 & X86_XSTATE_PKRU) != 0)
  763. {
  764. int pkru_regnum = find_regno (regcache->tdesc, "pkru");
  765. if ((clear_bv & X86_XSTATE_PKRU) != 0)
  766. {
  767. for (i = 0; i < num_pkeys_registers; i++)
  768. supply_register_zeroed (regcache, i + pkru_regnum);
  769. }
  770. else
  771. {
  772. p = (gdb_byte *) &fp->pkru_space[0];
  773. for (i = 0; i < num_pkeys_registers; i++)
  774. supply_register (regcache, i + pkru_regnum, p + i * 4);
  775. }
  776. }
  777. if ((clear_bv & (X86_XSTATE_SSE | X86_XSTATE_AVX))
  778. == (X86_XSTATE_SSE | X86_XSTATE_AVX))
  779. {
  780. unsigned int default_mxcsr = I387_MXCSR_INIT_VAL;
  781. supply_register_by_name (regcache, "mxcsr", &default_mxcsr);
  782. }
  783. else
  784. supply_register_by_name (regcache, "mxcsr", &fp->mxcsr);
  785. if ((clear_bv & X86_XSTATE_X87) != 0)
  786. {
  787. supply_register_by_name_zeroed (regcache, "fioff");
  788. supply_register_by_name_zeroed (regcache, "fooff");
  789. val = I387_FCTRL_INIT_VAL;
  790. supply_register_by_name (regcache, "fctrl", &val);
  791. supply_register_by_name_zeroed (regcache, "fstat");
  792. val = 0xFFFF;
  793. supply_register_by_name (regcache, "ftag", &val);
  794. supply_register_by_name_zeroed (regcache, "fiseg");
  795. supply_register_by_name_zeroed (regcache, "foseg");
  796. supply_register_by_name_zeroed (regcache, "fop");
  797. }
  798. else
  799. {
  800. supply_register_by_name (regcache, "fioff", &fp->fioff);
  801. supply_register_by_name (regcache, "fooff", &fp->fooff);
  802. /* Some registers are 16-bit. */
  803. val = fp->fctrl & 0xFFFF;
  804. supply_register_by_name (regcache, "fctrl", &val);
  805. val = fp->fstat & 0xFFFF;
  806. supply_register_by_name (regcache, "fstat", &val);
  807. /* Generate the form of ftag data that GDB expects. */
  808. top = (fp->fstat >> 11) & 0x7;
  809. val = 0;
  810. for (i = 7; i >= 0; i--)
  811. {
  812. int tag;
  813. if (fp->ftag & (1 << i))
  814. tag = i387_ftag (fxp, (i + 8 - top) % 8);
  815. else
  816. tag = 3;
  817. val |= tag << (2 * i);
  818. }
  819. supply_register_by_name (regcache, "ftag", &val);
  820. val = fp->fiseg & 0xFFFF;
  821. supply_register_by_name (regcache, "fiseg", &val);
  822. val = fp->foseg & 0xFFFF;
  823. supply_register_by_name (regcache, "foseg", &val);
  824. val = (fp->fop) & 0x7FF;
  825. supply_register_by_name (regcache, "fop", &val);
  826. }
  827. }
  828. /* Default to SSE. */
  829. unsigned long long x86_xcr0 = X86_XSTATE_SSE_MASK;