sem.c 101 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772
  1. /* Simulator instruction semantics for or1k32bf.
  2. THIS FILE IS MACHINE GENERATED WITH CGEN.
  3. Copyright (C) 1996-2022 Free Software Foundation, Inc.
  4. This file is part of the GNU simulators.
  5. This file is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 3, or (at your option)
  8. any later version.
  9. It is distributed in the hope that it will be useful, but WITHOUT
  10. ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  11. or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
  12. License for more details.
  13. You should have received a copy of the GNU General Public License along
  14. with this program; if not, write to the Free Software Foundation, Inc.,
  15. 51 Franklin Street - Fifth Floor, Boston, MA 02110-1301, USA.
  16. */
  17. #define WANT_CPU or1k32bf
  18. #define WANT_CPU_OR1K32BF
  19. #include "sim-main.h"
  20. #include "cgen-mem.h"
  21. #include "cgen-ops.h"
  22. #undef GET_ATTR
  23. #define GET_ATTR(cpu, num, attr) CGEN_ATTR_VALUE (NULL, abuf->idesc->attrs, CGEN_INSN_##attr)
  24. /* This is used so that we can compile two copies of the semantic code,
  25. one with full feature support and one without that runs fast(er).
  26. FAST_P, when desired, is defined on the command line, -DFAST_P=1. */
  27. #if FAST_P
  28. #define SEM_FN_NAME(cpu,fn) XCONCAT3 (cpu,_semf_,fn)
  29. #undef CGEN_TRACE_RESULT
  30. #define CGEN_TRACE_RESULT(cpu, abuf, name, type, val)
  31. #else
  32. #define SEM_FN_NAME(cpu,fn) XCONCAT3 (cpu,_sem_,fn)
  33. #endif
  34. /* x-invalid: --invalid-- */
  35. static SEM_PC
  36. SEM_FN_NAME (or1k32bf,x_invalid) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  37. {
  38. #define FLD(f) abuf->fields.sfmt_empty.f
  39. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  40. int UNUSED written = 0;
  41. IADDR UNUSED pc = abuf->addr;
  42. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  43. {
  44. /* Update the recorded pc in the cpu state struct.
  45. Only necessary for WITH_SCACHE case, but to avoid the
  46. conditional compilation .... */
  47. SET_H_PC (pc);
  48. /* Virtual insns have zero size. Overwrite vpc with address of next insn
  49. using the default-insn-bitsize spec. When executing insns in parallel
  50. we may want to queue the fault and continue execution. */
  51. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  52. vpc = sim_engine_invalid_insn (current_cpu, pc, vpc);
  53. }
  54. return vpc;
  55. #undef FLD
  56. }
  57. /* x-after: --after-- */
  58. static SEM_PC
  59. SEM_FN_NAME (or1k32bf,x_after) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  60. {
  61. #define FLD(f) abuf->fields.sfmt_empty.f
  62. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  63. int UNUSED written = 0;
  64. IADDR UNUSED pc = abuf->addr;
  65. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  66. {
  67. #if WITH_SCACHE_PBB_OR1K32BF
  68. or1k32bf_pbb_after (current_cpu, sem_arg);
  69. #endif
  70. }
  71. return vpc;
  72. #undef FLD
  73. }
  74. /* x-before: --before-- */
  75. static SEM_PC
  76. SEM_FN_NAME (or1k32bf,x_before) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  77. {
  78. #define FLD(f) abuf->fields.sfmt_empty.f
  79. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  80. int UNUSED written = 0;
  81. IADDR UNUSED pc = abuf->addr;
  82. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  83. {
  84. #if WITH_SCACHE_PBB_OR1K32BF
  85. or1k32bf_pbb_before (current_cpu, sem_arg);
  86. #endif
  87. }
  88. return vpc;
  89. #undef FLD
  90. }
  91. /* x-cti-chain: --cti-chain-- */
  92. static SEM_PC
  93. SEM_FN_NAME (or1k32bf,x_cti_chain) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  94. {
  95. #define FLD(f) abuf->fields.sfmt_empty.f
  96. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  97. int UNUSED written = 0;
  98. IADDR UNUSED pc = abuf->addr;
  99. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  100. {
  101. #if WITH_SCACHE_PBB_OR1K32BF
  102. #ifdef DEFINE_SWITCH
  103. vpc = or1k32bf_pbb_cti_chain (current_cpu, sem_arg,
  104. pbb_br_type, pbb_br_npc);
  105. BREAK (sem);
  106. #else
  107. /* FIXME: Allow provision of explicit ifmt spec in insn spec. */
  108. vpc = or1k32bf_pbb_cti_chain (current_cpu, sem_arg,
  109. CPU_PBB_BR_TYPE (current_cpu),
  110. CPU_PBB_BR_NPC (current_cpu));
  111. #endif
  112. #endif
  113. }
  114. return vpc;
  115. #undef FLD
  116. }
  117. /* x-chain: --chain-- */
  118. static SEM_PC
  119. SEM_FN_NAME (or1k32bf,x_chain) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  120. {
  121. #define FLD(f) abuf->fields.sfmt_empty.f
  122. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  123. int UNUSED written = 0;
  124. IADDR UNUSED pc = abuf->addr;
  125. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  126. {
  127. #if WITH_SCACHE_PBB_OR1K32BF
  128. vpc = or1k32bf_pbb_chain (current_cpu, sem_arg);
  129. #ifdef DEFINE_SWITCH
  130. BREAK (sem);
  131. #endif
  132. #endif
  133. }
  134. return vpc;
  135. #undef FLD
  136. }
  137. /* x-begin: --begin-- */
  138. static SEM_PC
  139. SEM_FN_NAME (or1k32bf,x_begin) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  140. {
  141. #define FLD(f) abuf->fields.sfmt_empty.f
  142. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  143. int UNUSED written = 0;
  144. IADDR UNUSED pc = abuf->addr;
  145. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  146. {
  147. #if WITH_SCACHE_PBB_OR1K32BF
  148. #if defined DEFINE_SWITCH || defined FAST_P
  149. /* In the switch case FAST_P is a constant, allowing several optimizations
  150. in any called inline functions. */
  151. vpc = or1k32bf_pbb_begin (current_cpu, FAST_P);
  152. #else
  153. #if 0 /* cgen engine can't handle dynamic fast/full switching yet. */
  154. vpc = or1k32bf_pbb_begin (current_cpu, STATE_RUN_FAST_P (CPU_STATE (current_cpu)));
  155. #else
  156. vpc = or1k32bf_pbb_begin (current_cpu, 0);
  157. #endif
  158. #endif
  159. #endif
  160. }
  161. return vpc;
  162. #undef FLD
  163. }
  164. /* l-j: l.j ${disp26} */
  165. static SEM_PC
  166. SEM_FN_NAME (or1k32bf,l_j) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  167. {
  168. #define FLD(f) abuf->fields.sfmt_l_j.f
  169. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  170. int UNUSED written = 0;
  171. IADDR UNUSED pc = abuf->addr;
  172. SEM_BRANCH_INIT
  173. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  174. {
  175. {
  176. {
  177. USI opval = FLD (i_disp26);
  178. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  179. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  180. }
  181. }
  182. if (GET_H_SYS_CPUCFGR_ND ()) {
  183. if (1)
  184. SEM_SKIP_INSN (current_cpu, sem_arg, vpc);
  185. }
  186. }
  187. SEM_BRANCH_FINI (vpc);
  188. return vpc;
  189. #undef FLD
  190. }
  191. /* l-adrp: l.adrp $rD,${disp21} */
  192. static SEM_PC
  193. SEM_FN_NAME (or1k32bf,l_adrp) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  194. {
  195. #define FLD(f) abuf->fields.sfmt_l_adrp.f
  196. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  197. int UNUSED written = 0;
  198. IADDR UNUSED pc = abuf->addr;
  199. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  200. {
  201. USI opval = FLD (i_disp21);
  202. SET_H_GPR (FLD (f_r1), opval);
  203. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  204. }
  205. return vpc;
  206. #undef FLD
  207. }
  208. /* l-jal: l.jal ${disp26} */
  209. static SEM_PC
  210. SEM_FN_NAME (or1k32bf,l_jal) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  211. {
  212. #define FLD(f) abuf->fields.sfmt_l_j.f
  213. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  214. int UNUSED written = 0;
  215. IADDR UNUSED pc = abuf->addr;
  216. SEM_BRANCH_INIT
  217. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  218. {
  219. {
  220. USI opval = ADDSI (pc, ((GET_H_SYS_CPUCFGR_ND ()) ? (4) : (8)));
  221. SET_H_GPR (((UINT) 9), opval);
  222. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  223. }
  224. {
  225. {
  226. {
  227. USI opval = FLD (i_disp26);
  228. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  229. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  230. }
  231. }
  232. if (GET_H_SYS_CPUCFGR_ND ()) {
  233. if (1)
  234. SEM_SKIP_INSN (current_cpu, sem_arg, vpc);
  235. }
  236. }
  237. }
  238. SEM_BRANCH_FINI (vpc);
  239. return vpc;
  240. #undef FLD
  241. }
  242. /* l-jr: l.jr $rB */
  243. static SEM_PC
  244. SEM_FN_NAME (or1k32bf,l_jr) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  245. {
  246. #define FLD(f) abuf->fields.sfmt_l_sll.f
  247. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  248. int UNUSED written = 0;
  249. IADDR UNUSED pc = abuf->addr;
  250. SEM_BRANCH_INIT
  251. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  252. {
  253. {
  254. {
  255. USI opval = GET_H_GPR (FLD (f_r3));
  256. SEM_BRANCH_VIA_ADDR (current_cpu, sem_arg, opval, vpc);
  257. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  258. }
  259. }
  260. if (GET_H_SYS_CPUCFGR_ND ()) {
  261. if (1)
  262. SEM_SKIP_INSN (current_cpu, sem_arg, vpc);
  263. }
  264. }
  265. SEM_BRANCH_FINI (vpc);
  266. return vpc;
  267. #undef FLD
  268. }
  269. /* l-jalr: l.jalr $rB */
  270. static SEM_PC
  271. SEM_FN_NAME (or1k32bf,l_jalr) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  272. {
  273. #define FLD(f) abuf->fields.sfmt_l_sll.f
  274. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  275. int UNUSED written = 0;
  276. IADDR UNUSED pc = abuf->addr;
  277. SEM_BRANCH_INIT
  278. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  279. {
  280. {
  281. USI opval = ADDSI (pc, ((GET_H_SYS_CPUCFGR_ND ()) ? (4) : (8)));
  282. SET_H_GPR (((UINT) 9), opval);
  283. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  284. }
  285. {
  286. {
  287. {
  288. USI opval = GET_H_GPR (FLD (f_r3));
  289. SEM_BRANCH_VIA_ADDR (current_cpu, sem_arg, opval, vpc);
  290. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  291. }
  292. }
  293. if (GET_H_SYS_CPUCFGR_ND ()) {
  294. if (1)
  295. SEM_SKIP_INSN (current_cpu, sem_arg, vpc);
  296. }
  297. }
  298. }
  299. SEM_BRANCH_FINI (vpc);
  300. return vpc;
  301. #undef FLD
  302. }
  303. /* l-bnf: l.bnf ${disp26} */
  304. static SEM_PC
  305. SEM_FN_NAME (or1k32bf,l_bnf) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  306. {
  307. #define FLD(f) abuf->fields.sfmt_l_j.f
  308. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  309. int UNUSED written = 0;
  310. IADDR UNUSED pc = abuf->addr;
  311. SEM_BRANCH_INIT
  312. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  313. {
  314. if (NOTSI (GET_H_SYS_SR_F ())) {
  315. {
  316. {
  317. USI opval = FLD (i_disp26);
  318. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  319. written |= (1 << 4);
  320. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  321. }
  322. }
  323. } else {
  324. if (GET_H_SYS_CPUCFGR_ND ()) {
  325. {
  326. {
  327. USI opval = ADDSI (pc, 4);
  328. SEM_BRANCH_VIA_ADDR (current_cpu, sem_arg, opval, vpc);
  329. written |= (1 << 4);
  330. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  331. }
  332. }
  333. }
  334. }
  335. if (GET_H_SYS_CPUCFGR_ND ()) {
  336. if (1)
  337. SEM_SKIP_INSN (current_cpu, sem_arg, vpc);
  338. }
  339. }
  340. abuf->written = written;
  341. SEM_BRANCH_FINI (vpc);
  342. return vpc;
  343. #undef FLD
  344. }
  345. /* l-bf: l.bf ${disp26} */
  346. static SEM_PC
  347. SEM_FN_NAME (or1k32bf,l_bf) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  348. {
  349. #define FLD(f) abuf->fields.sfmt_l_j.f
  350. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  351. int UNUSED written = 0;
  352. IADDR UNUSED pc = abuf->addr;
  353. SEM_BRANCH_INIT
  354. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  355. {
  356. if (GET_H_SYS_SR_F ()) {
  357. {
  358. {
  359. USI opval = FLD (i_disp26);
  360. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  361. written |= (1 << 4);
  362. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  363. }
  364. }
  365. } else {
  366. if (GET_H_SYS_CPUCFGR_ND ()) {
  367. {
  368. {
  369. USI opval = ADDSI (pc, 4);
  370. SEM_BRANCH_VIA_ADDR (current_cpu, sem_arg, opval, vpc);
  371. written |= (1 << 4);
  372. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  373. }
  374. }
  375. }
  376. }
  377. if (GET_H_SYS_CPUCFGR_ND ()) {
  378. if (1)
  379. SEM_SKIP_INSN (current_cpu, sem_arg, vpc);
  380. }
  381. }
  382. abuf->written = written;
  383. SEM_BRANCH_FINI (vpc);
  384. return vpc;
  385. #undef FLD
  386. }
  387. /* l-trap: l.trap ${uimm16} */
  388. static SEM_PC
  389. SEM_FN_NAME (or1k32bf,l_trap) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  390. {
  391. #define FLD(f) abuf->fields.sfmt_empty.f
  392. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  393. int UNUSED written = 0;
  394. IADDR UNUSED pc = abuf->addr;
  395. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  396. or1k32bf_exception (current_cpu, pc, EXCEPT_TRAP);
  397. return vpc;
  398. #undef FLD
  399. }
  400. /* l-sys: l.sys ${uimm16} */
  401. static SEM_PC
  402. SEM_FN_NAME (or1k32bf,l_sys) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  403. {
  404. #define FLD(f) abuf->fields.sfmt_empty.f
  405. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  406. int UNUSED written = 0;
  407. IADDR UNUSED pc = abuf->addr;
  408. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  409. or1k32bf_exception (current_cpu, pc, EXCEPT_SYSCALL);
  410. return vpc;
  411. #undef FLD
  412. }
  413. /* l-msync: l.msync */
  414. static SEM_PC
  415. SEM_FN_NAME (or1k32bf,l_msync) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  416. {
  417. #define FLD(f) abuf->fields.sfmt_empty.f
  418. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  419. int UNUSED written = 0;
  420. IADDR UNUSED pc = abuf->addr;
  421. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  422. ((void) 0); /*nop*/
  423. return vpc;
  424. #undef FLD
  425. }
  426. /* l-psync: l.psync */
  427. static SEM_PC
  428. SEM_FN_NAME (or1k32bf,l_psync) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  429. {
  430. #define FLD(f) abuf->fields.sfmt_empty.f
  431. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  432. int UNUSED written = 0;
  433. IADDR UNUSED pc = abuf->addr;
  434. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  435. ((void) 0); /*nop*/
  436. return vpc;
  437. #undef FLD
  438. }
  439. /* l-csync: l.csync */
  440. static SEM_PC
  441. SEM_FN_NAME (or1k32bf,l_csync) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  442. {
  443. #define FLD(f) abuf->fields.sfmt_empty.f
  444. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  445. int UNUSED written = 0;
  446. IADDR UNUSED pc = abuf->addr;
  447. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  448. ((void) 0); /*nop*/
  449. return vpc;
  450. #undef FLD
  451. }
  452. /* l-rfe: l.rfe */
  453. static SEM_PC
  454. SEM_FN_NAME (or1k32bf,l_rfe) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  455. {
  456. #define FLD(f) abuf->fields.sfmt_empty.f
  457. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  458. int UNUSED written = 0;
  459. IADDR UNUSED pc = abuf->addr;
  460. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  461. or1k32bf_rfe (current_cpu);
  462. return vpc;
  463. #undef FLD
  464. }
  465. /* l-nop-imm: l.nop ${uimm16} */
  466. static SEM_PC
  467. SEM_FN_NAME (or1k32bf,l_nop_imm) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  468. {
  469. #define FLD(f) abuf->fields.sfmt_l_mfspr.f
  470. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  471. int UNUSED written = 0;
  472. IADDR UNUSED pc = abuf->addr;
  473. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  474. or1k32bf_nop (current_cpu, ZEXTSISI (FLD (f_uimm16)));
  475. return vpc;
  476. #undef FLD
  477. }
  478. /* l-movhi: l.movhi $rD,$uimm16 */
  479. static SEM_PC
  480. SEM_FN_NAME (or1k32bf,l_movhi) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  481. {
  482. #define FLD(f) abuf->fields.sfmt_l_mfspr.f
  483. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  484. int UNUSED written = 0;
  485. IADDR UNUSED pc = abuf->addr;
  486. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  487. {
  488. USI opval = SLLSI (ZEXTSISI (FLD (f_uimm16)), 16);
  489. SET_H_GPR (FLD (f_r1), opval);
  490. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  491. }
  492. return vpc;
  493. #undef FLD
  494. }
  495. /* l-macrc: l.macrc $rD */
  496. static SEM_PC
  497. SEM_FN_NAME (or1k32bf,l_macrc) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  498. {
  499. #define FLD(f) abuf->fields.sfmt_l_adrp.f
  500. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  501. int UNUSED written = 0;
  502. IADDR UNUSED pc = abuf->addr;
  503. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  504. {
  505. {
  506. USI opval = GET_H_MAC_MACLO ();
  507. SET_H_GPR (FLD (f_r1), opval);
  508. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  509. }
  510. {
  511. USI opval = 0;
  512. SET_H_MAC_MACLO (opval);
  513. CGEN_TRACE_RESULT (current_cpu, abuf, "mac-maclo", 'x', opval);
  514. }
  515. {
  516. USI opval = 0;
  517. SET_H_MAC_MACHI (opval);
  518. CGEN_TRACE_RESULT (current_cpu, abuf, "mac-machi", 'x', opval);
  519. }
  520. }
  521. return vpc;
  522. #undef FLD
  523. }
  524. /* l-mfspr: l.mfspr $rD,$rA,${uimm16} */
  525. static SEM_PC
  526. SEM_FN_NAME (or1k32bf,l_mfspr) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  527. {
  528. #define FLD(f) abuf->fields.sfmt_l_mfspr.f
  529. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  530. int UNUSED written = 0;
  531. IADDR UNUSED pc = abuf->addr;
  532. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  533. {
  534. USI opval = or1k32bf_mfspr (current_cpu, ORSI (GET_H_GPR (FLD (f_r2)), ZEXTSISI (FLD (f_uimm16))));
  535. SET_H_GPR (FLD (f_r1), opval);
  536. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  537. }
  538. return vpc;
  539. #undef FLD
  540. }
  541. /* l-mtspr: l.mtspr $rA,$rB,${uimm16-split} */
  542. static SEM_PC
  543. SEM_FN_NAME (or1k32bf,l_mtspr) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  544. {
  545. #define FLD(f) abuf->fields.sfmt_l_mtspr.f
  546. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  547. int UNUSED written = 0;
  548. IADDR UNUSED pc = abuf->addr;
  549. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  550. or1k32bf_mtspr (current_cpu, ORSI (GET_H_GPR (FLD (f_r2)), ZEXTSISI (FLD (f_uimm16_split))), GET_H_GPR (FLD (f_r3)));
  551. return vpc;
  552. #undef FLD
  553. }
  554. /* l-lwz: l.lwz $rD,${simm16}($rA) */
  555. static SEM_PC
  556. SEM_FN_NAME (or1k32bf,l_lwz) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  557. {
  558. #define FLD(f) abuf->fields.sfmt_l_lwz.f
  559. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  560. int UNUSED written = 0;
  561. IADDR UNUSED pc = abuf->addr;
  562. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  563. {
  564. USI opval = ZEXTSISI (GETMEMUSI (current_cpu, pc, or1k32bf_make_load_store_addr (current_cpu, GET_H_GPR (FLD (f_r2)), EXTSISI (FLD (f_simm16)), 4)));
  565. SET_H_GPR (FLD (f_r1), opval);
  566. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  567. }
  568. return vpc;
  569. #undef FLD
  570. }
  571. /* l-lws: l.lws $rD,${simm16}($rA) */
  572. static SEM_PC
  573. SEM_FN_NAME (or1k32bf,l_lws) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  574. {
  575. #define FLD(f) abuf->fields.sfmt_l_lwz.f
  576. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  577. int UNUSED written = 0;
  578. IADDR UNUSED pc = abuf->addr;
  579. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  580. {
  581. SI opval = EXTSISI (GETMEMSI (current_cpu, pc, or1k32bf_make_load_store_addr (current_cpu, GET_H_GPR (FLD (f_r2)), EXTSISI (FLD (f_simm16)), 4)));
  582. SET_H_GPR (FLD (f_r1), opval);
  583. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  584. }
  585. return vpc;
  586. #undef FLD
  587. }
  588. /* l-lwa: l.lwa $rD,${simm16}($rA) */
  589. static SEM_PC
  590. SEM_FN_NAME (or1k32bf,l_lwa) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  591. {
  592. #define FLD(f) abuf->fields.sfmt_l_lwz.f
  593. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  594. int UNUSED written = 0;
  595. IADDR UNUSED pc = abuf->addr;
  596. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  597. {
  598. {
  599. USI opval = ZEXTSISI (GETMEMUSI (current_cpu, pc, or1k32bf_make_load_store_addr (current_cpu, GET_H_GPR (FLD (f_r2)), EXTSISI (FLD (f_simm16)), 4)));
  600. SET_H_GPR (FLD (f_r1), opval);
  601. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  602. }
  603. {
  604. BI opval = 1;
  605. CPU (h_atomic_reserve) = opval;
  606. CGEN_TRACE_RESULT (current_cpu, abuf, "atomic-reserve", 'x', opval);
  607. }
  608. {
  609. SI opval = or1k32bf_make_load_store_addr (current_cpu, GET_H_GPR (FLD (f_r2)), EXTSISI (FLD (f_simm16)), 4);
  610. CPU (h_atomic_address) = opval;
  611. CGEN_TRACE_RESULT (current_cpu, abuf, "atomic-address", 'x', opval);
  612. }
  613. }
  614. return vpc;
  615. #undef FLD
  616. }
  617. /* l-lbz: l.lbz $rD,${simm16}($rA) */
  618. static SEM_PC
  619. SEM_FN_NAME (or1k32bf,l_lbz) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  620. {
  621. #define FLD(f) abuf->fields.sfmt_l_lwz.f
  622. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  623. int UNUSED written = 0;
  624. IADDR UNUSED pc = abuf->addr;
  625. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  626. {
  627. USI opval = ZEXTQISI (GETMEMUQI (current_cpu, pc, or1k32bf_make_load_store_addr (current_cpu, GET_H_GPR (FLD (f_r2)), EXTSISI (FLD (f_simm16)), 1)));
  628. SET_H_GPR (FLD (f_r1), opval);
  629. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  630. }
  631. return vpc;
  632. #undef FLD
  633. }
  634. /* l-lbs: l.lbs $rD,${simm16}($rA) */
  635. static SEM_PC
  636. SEM_FN_NAME (or1k32bf,l_lbs) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  637. {
  638. #define FLD(f) abuf->fields.sfmt_l_lwz.f
  639. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  640. int UNUSED written = 0;
  641. IADDR UNUSED pc = abuf->addr;
  642. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  643. {
  644. SI opval = EXTQISI (GETMEMQI (current_cpu, pc, or1k32bf_make_load_store_addr (current_cpu, GET_H_GPR (FLD (f_r2)), EXTSISI (FLD (f_simm16)), 1)));
  645. SET_H_GPR (FLD (f_r1), opval);
  646. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  647. }
  648. return vpc;
  649. #undef FLD
  650. }
  651. /* l-lhz: l.lhz $rD,${simm16}($rA) */
  652. static SEM_PC
  653. SEM_FN_NAME (or1k32bf,l_lhz) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  654. {
  655. #define FLD(f) abuf->fields.sfmt_l_lwz.f
  656. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  657. int UNUSED written = 0;
  658. IADDR UNUSED pc = abuf->addr;
  659. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  660. {
  661. USI opval = ZEXTHISI (GETMEMUHI (current_cpu, pc, or1k32bf_make_load_store_addr (current_cpu, GET_H_GPR (FLD (f_r2)), EXTSISI (FLD (f_simm16)), 2)));
  662. SET_H_GPR (FLD (f_r1), opval);
  663. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  664. }
  665. return vpc;
  666. #undef FLD
  667. }
  668. /* l-lhs: l.lhs $rD,${simm16}($rA) */
  669. static SEM_PC
  670. SEM_FN_NAME (or1k32bf,l_lhs) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  671. {
  672. #define FLD(f) abuf->fields.sfmt_l_lwz.f
  673. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  674. int UNUSED written = 0;
  675. IADDR UNUSED pc = abuf->addr;
  676. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  677. {
  678. SI opval = EXTHISI (GETMEMHI (current_cpu, pc, or1k32bf_make_load_store_addr (current_cpu, GET_H_GPR (FLD (f_r2)), EXTSISI (FLD (f_simm16)), 2)));
  679. SET_H_GPR (FLD (f_r1), opval);
  680. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  681. }
  682. return vpc;
  683. #undef FLD
  684. }
  685. /* l-sw: l.sw ${simm16-split}($rA),$rB */
  686. static SEM_PC
  687. SEM_FN_NAME (or1k32bf,l_sw) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  688. {
  689. #define FLD(f) abuf->fields.sfmt_l_sw.f
  690. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  691. int UNUSED written = 0;
  692. IADDR UNUSED pc = abuf->addr;
  693. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  694. {
  695. SI tmp_addr;
  696. tmp_addr = or1k32bf_make_load_store_addr (current_cpu, GET_H_GPR (FLD (f_r2)), EXTSISI (FLD (f_simm16_split)), 4);
  697. {
  698. USI opval = TRUNCSISI (GET_H_GPR (FLD (f_r3)));
  699. SETMEMUSI (current_cpu, pc, tmp_addr, opval);
  700. CGEN_TRACE_RESULT (current_cpu, abuf, "memory", 'x', opval);
  701. }
  702. if (EQSI (ANDSI (tmp_addr, 268435452), CPU (h_atomic_address))) {
  703. {
  704. BI opval = 0;
  705. CPU (h_atomic_reserve) = opval;
  706. written |= (1 << 4);
  707. CGEN_TRACE_RESULT (current_cpu, abuf, "atomic-reserve", 'x', opval);
  708. }
  709. }
  710. }
  711. abuf->written = written;
  712. return vpc;
  713. #undef FLD
  714. }
  715. /* l-sb: l.sb ${simm16-split}($rA),$rB */
  716. static SEM_PC
  717. SEM_FN_NAME (or1k32bf,l_sb) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  718. {
  719. #define FLD(f) abuf->fields.sfmt_l_sw.f
  720. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  721. int UNUSED written = 0;
  722. IADDR UNUSED pc = abuf->addr;
  723. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  724. {
  725. SI tmp_addr;
  726. tmp_addr = or1k32bf_make_load_store_addr (current_cpu, GET_H_GPR (FLD (f_r2)), EXTSISI (FLD (f_simm16_split)), 1);
  727. {
  728. UQI opval = TRUNCSIQI (GET_H_GPR (FLD (f_r3)));
  729. SETMEMUQI (current_cpu, pc, tmp_addr, opval);
  730. CGEN_TRACE_RESULT (current_cpu, abuf, "memory", 'x', opval);
  731. }
  732. if (EQSI (ANDSI (tmp_addr, 268435452), CPU (h_atomic_address))) {
  733. {
  734. BI opval = 0;
  735. CPU (h_atomic_reserve) = opval;
  736. written |= (1 << 4);
  737. CGEN_TRACE_RESULT (current_cpu, abuf, "atomic-reserve", 'x', opval);
  738. }
  739. }
  740. }
  741. abuf->written = written;
  742. return vpc;
  743. #undef FLD
  744. }
  745. /* l-sh: l.sh ${simm16-split}($rA),$rB */
  746. static SEM_PC
  747. SEM_FN_NAME (or1k32bf,l_sh) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  748. {
  749. #define FLD(f) abuf->fields.sfmt_l_sw.f
  750. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  751. int UNUSED written = 0;
  752. IADDR UNUSED pc = abuf->addr;
  753. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  754. {
  755. SI tmp_addr;
  756. tmp_addr = or1k32bf_make_load_store_addr (current_cpu, GET_H_GPR (FLD (f_r2)), EXTSISI (FLD (f_simm16_split)), 2);
  757. {
  758. UHI opval = TRUNCSIHI (GET_H_GPR (FLD (f_r3)));
  759. SETMEMUHI (current_cpu, pc, tmp_addr, opval);
  760. CGEN_TRACE_RESULT (current_cpu, abuf, "memory", 'x', opval);
  761. }
  762. if (EQSI (ANDSI (tmp_addr, 268435452), CPU (h_atomic_address))) {
  763. {
  764. BI opval = 0;
  765. CPU (h_atomic_reserve) = opval;
  766. written |= (1 << 4);
  767. CGEN_TRACE_RESULT (current_cpu, abuf, "atomic-reserve", 'x', opval);
  768. }
  769. }
  770. }
  771. abuf->written = written;
  772. return vpc;
  773. #undef FLD
  774. }
  775. /* l-swa: l.swa ${simm16-split}($rA),$rB */
  776. static SEM_PC
  777. SEM_FN_NAME (or1k32bf,l_swa) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  778. {
  779. #define FLD(f) abuf->fields.sfmt_l_sw.f
  780. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  781. int UNUSED written = 0;
  782. IADDR UNUSED pc = abuf->addr;
  783. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  784. {
  785. SI tmp_addr;
  786. BI tmp_flag;
  787. tmp_addr = or1k32bf_make_load_store_addr (current_cpu, GET_H_GPR (FLD (f_r2)), EXTSISI (FLD (f_simm16_split)), 4);
  788. {
  789. USI opval = ANDBI (CPU (h_atomic_reserve), EQSI (tmp_addr, CPU (h_atomic_address)));
  790. SET_H_SYS_SR_F (opval);
  791. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  792. }
  793. if (GET_H_SYS_SR_F ()) {
  794. {
  795. USI opval = TRUNCSISI (GET_H_GPR (FLD (f_r3)));
  796. SETMEMUSI (current_cpu, pc, tmp_addr, opval);
  797. written |= (1 << 7);
  798. CGEN_TRACE_RESULT (current_cpu, abuf, "memory", 'x', opval);
  799. }
  800. }
  801. {
  802. BI opval = 0;
  803. CPU (h_atomic_reserve) = opval;
  804. CGEN_TRACE_RESULT (current_cpu, abuf, "atomic-reserve", 'x', opval);
  805. }
  806. }
  807. abuf->written = written;
  808. return vpc;
  809. #undef FLD
  810. }
  811. /* l-sll: l.sll $rD,$rA,$rB */
  812. static SEM_PC
  813. SEM_FN_NAME (or1k32bf,l_sll) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  814. {
  815. #define FLD(f) abuf->fields.sfmt_l_sll.f
  816. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  817. int UNUSED written = 0;
  818. IADDR UNUSED pc = abuf->addr;
  819. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  820. {
  821. USI opval = SLLSI (GET_H_GPR (FLD (f_r2)), GET_H_GPR (FLD (f_r3)));
  822. SET_H_GPR (FLD (f_r1), opval);
  823. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  824. }
  825. return vpc;
  826. #undef FLD
  827. }
  828. /* l-slli: l.slli $rD,$rA,${uimm6} */
  829. static SEM_PC
  830. SEM_FN_NAME (or1k32bf,l_slli) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  831. {
  832. #define FLD(f) abuf->fields.sfmt_l_slli.f
  833. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  834. int UNUSED written = 0;
  835. IADDR UNUSED pc = abuf->addr;
  836. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  837. {
  838. USI opval = SLLSI (GET_H_GPR (FLD (f_r2)), FLD (f_uimm6));
  839. SET_H_GPR (FLD (f_r1), opval);
  840. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  841. }
  842. return vpc;
  843. #undef FLD
  844. }
  845. /* l-srl: l.srl $rD,$rA,$rB */
  846. static SEM_PC
  847. SEM_FN_NAME (or1k32bf,l_srl) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  848. {
  849. #define FLD(f) abuf->fields.sfmt_l_sll.f
  850. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  851. int UNUSED written = 0;
  852. IADDR UNUSED pc = abuf->addr;
  853. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  854. {
  855. USI opval = SRLSI (GET_H_GPR (FLD (f_r2)), GET_H_GPR (FLD (f_r3)));
  856. SET_H_GPR (FLD (f_r1), opval);
  857. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  858. }
  859. return vpc;
  860. #undef FLD
  861. }
  862. /* l-srli: l.srli $rD,$rA,${uimm6} */
  863. static SEM_PC
  864. SEM_FN_NAME (or1k32bf,l_srli) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  865. {
  866. #define FLD(f) abuf->fields.sfmt_l_slli.f
  867. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  868. int UNUSED written = 0;
  869. IADDR UNUSED pc = abuf->addr;
  870. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  871. {
  872. USI opval = SRLSI (GET_H_GPR (FLD (f_r2)), FLD (f_uimm6));
  873. SET_H_GPR (FLD (f_r1), opval);
  874. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  875. }
  876. return vpc;
  877. #undef FLD
  878. }
  879. /* l-sra: l.sra $rD,$rA,$rB */
  880. static SEM_PC
  881. SEM_FN_NAME (or1k32bf,l_sra) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  882. {
  883. #define FLD(f) abuf->fields.sfmt_l_sll.f
  884. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  885. int UNUSED written = 0;
  886. IADDR UNUSED pc = abuf->addr;
  887. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  888. {
  889. USI opval = SRASI (GET_H_GPR (FLD (f_r2)), GET_H_GPR (FLD (f_r3)));
  890. SET_H_GPR (FLD (f_r1), opval);
  891. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  892. }
  893. return vpc;
  894. #undef FLD
  895. }
  896. /* l-srai: l.srai $rD,$rA,${uimm6} */
  897. static SEM_PC
  898. SEM_FN_NAME (or1k32bf,l_srai) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  899. {
  900. #define FLD(f) abuf->fields.sfmt_l_slli.f
  901. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  902. int UNUSED written = 0;
  903. IADDR UNUSED pc = abuf->addr;
  904. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  905. {
  906. USI opval = SRASI (GET_H_GPR (FLD (f_r2)), FLD (f_uimm6));
  907. SET_H_GPR (FLD (f_r1), opval);
  908. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  909. }
  910. return vpc;
  911. #undef FLD
  912. }
  913. /* l-ror: l.ror $rD,$rA,$rB */
  914. static SEM_PC
  915. SEM_FN_NAME (or1k32bf,l_ror) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  916. {
  917. #define FLD(f) abuf->fields.sfmt_l_sll.f
  918. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  919. int UNUSED written = 0;
  920. IADDR UNUSED pc = abuf->addr;
  921. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  922. {
  923. USI opval = RORSI (GET_H_GPR (FLD (f_r2)), GET_H_GPR (FLD (f_r3)));
  924. SET_H_GPR (FLD (f_r1), opval);
  925. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  926. }
  927. return vpc;
  928. #undef FLD
  929. }
  930. /* l-rori: l.rori $rD,$rA,${uimm6} */
  931. static SEM_PC
  932. SEM_FN_NAME (or1k32bf,l_rori) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  933. {
  934. #define FLD(f) abuf->fields.sfmt_l_slli.f
  935. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  936. int UNUSED written = 0;
  937. IADDR UNUSED pc = abuf->addr;
  938. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  939. {
  940. USI opval = RORSI (GET_H_GPR (FLD (f_r2)), FLD (f_uimm6));
  941. SET_H_GPR (FLD (f_r1), opval);
  942. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  943. }
  944. return vpc;
  945. #undef FLD
  946. }
  947. /* l-and: l.and $rD,$rA,$rB */
  948. static SEM_PC
  949. SEM_FN_NAME (or1k32bf,l_and) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  950. {
  951. #define FLD(f) abuf->fields.sfmt_l_sll.f
  952. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  953. int UNUSED written = 0;
  954. IADDR UNUSED pc = abuf->addr;
  955. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  956. {
  957. USI opval = ANDSI (GET_H_GPR (FLD (f_r2)), GET_H_GPR (FLD (f_r3)));
  958. SET_H_GPR (FLD (f_r1), opval);
  959. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  960. }
  961. return vpc;
  962. #undef FLD
  963. }
  964. /* l-or: l.or $rD,$rA,$rB */
  965. static SEM_PC
  966. SEM_FN_NAME (or1k32bf,l_or) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  967. {
  968. #define FLD(f) abuf->fields.sfmt_l_sll.f
  969. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  970. int UNUSED written = 0;
  971. IADDR UNUSED pc = abuf->addr;
  972. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  973. {
  974. USI opval = ORSI (GET_H_GPR (FLD (f_r2)), GET_H_GPR (FLD (f_r3)));
  975. SET_H_GPR (FLD (f_r1), opval);
  976. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  977. }
  978. return vpc;
  979. #undef FLD
  980. }
  981. /* l-xor: l.xor $rD,$rA,$rB */
  982. static SEM_PC
  983. SEM_FN_NAME (or1k32bf,l_xor) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  984. {
  985. #define FLD(f) abuf->fields.sfmt_l_sll.f
  986. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  987. int UNUSED written = 0;
  988. IADDR UNUSED pc = abuf->addr;
  989. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  990. {
  991. USI opval = XORSI (GET_H_GPR (FLD (f_r2)), GET_H_GPR (FLD (f_r3)));
  992. SET_H_GPR (FLD (f_r1), opval);
  993. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  994. }
  995. return vpc;
  996. #undef FLD
  997. }
  998. /* l-add: l.add $rD,$rA,$rB */
  999. static SEM_PC
  1000. SEM_FN_NAME (or1k32bf,l_add) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1001. {
  1002. #define FLD(f) abuf->fields.sfmt_l_sll.f
  1003. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1004. int UNUSED written = 0;
  1005. IADDR UNUSED pc = abuf->addr;
  1006. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1007. {
  1008. {
  1009. {
  1010. BI opval = ADDCFSI (GET_H_GPR (FLD (f_r2)), GET_H_GPR (FLD (f_r3)), 0);
  1011. SET_H_SYS_SR_CY (opval);
  1012. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-cy", 'x', opval);
  1013. }
  1014. {
  1015. BI opval = ADDOFSI (GET_H_GPR (FLD (f_r2)), GET_H_GPR (FLD (f_r3)), 0);
  1016. SET_H_SYS_SR_OV (opval);
  1017. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-ov", 'x', opval);
  1018. }
  1019. {
  1020. USI opval = ADDSI (GET_H_GPR (FLD (f_r2)), GET_H_GPR (FLD (f_r3)));
  1021. SET_H_GPR (FLD (f_r1), opval);
  1022. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  1023. }
  1024. }
  1025. if (ANDIF (GET_H_SYS_SR_OV (), GET_H_SYS_SR_OVE ())) {
  1026. or1k32bf_exception (current_cpu, pc, EXCEPT_RANGE);
  1027. }
  1028. }
  1029. return vpc;
  1030. #undef FLD
  1031. }
  1032. /* l-sub: l.sub $rD,$rA,$rB */
  1033. static SEM_PC
  1034. SEM_FN_NAME (or1k32bf,l_sub) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1035. {
  1036. #define FLD(f) abuf->fields.sfmt_l_sll.f
  1037. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1038. int UNUSED written = 0;
  1039. IADDR UNUSED pc = abuf->addr;
  1040. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1041. {
  1042. {
  1043. {
  1044. BI opval = SUBCFSI (GET_H_GPR (FLD (f_r2)), GET_H_GPR (FLD (f_r3)), 0);
  1045. SET_H_SYS_SR_CY (opval);
  1046. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-cy", 'x', opval);
  1047. }
  1048. {
  1049. BI opval = SUBOFSI (GET_H_GPR (FLD (f_r2)), GET_H_GPR (FLD (f_r3)), 0);
  1050. SET_H_SYS_SR_OV (opval);
  1051. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-ov", 'x', opval);
  1052. }
  1053. {
  1054. USI opval = SUBSI (GET_H_GPR (FLD (f_r2)), GET_H_GPR (FLD (f_r3)));
  1055. SET_H_GPR (FLD (f_r1), opval);
  1056. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  1057. }
  1058. }
  1059. if (ANDIF (GET_H_SYS_SR_OV (), GET_H_SYS_SR_OVE ())) {
  1060. or1k32bf_exception (current_cpu, pc, EXCEPT_RANGE);
  1061. }
  1062. }
  1063. return vpc;
  1064. #undef FLD
  1065. }
  1066. /* l-addc: l.addc $rD,$rA,$rB */
  1067. static SEM_PC
  1068. SEM_FN_NAME (or1k32bf,l_addc) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1069. {
  1070. #define FLD(f) abuf->fields.sfmt_l_sll.f
  1071. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1072. int UNUSED written = 0;
  1073. IADDR UNUSED pc = abuf->addr;
  1074. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1075. {
  1076. {
  1077. BI tmp_tmp_sys_sr_cy;
  1078. tmp_tmp_sys_sr_cy = GET_H_SYS_SR_CY ();
  1079. {
  1080. BI opval = ADDCFSI (GET_H_GPR (FLD (f_r2)), GET_H_GPR (FLD (f_r3)), tmp_tmp_sys_sr_cy);
  1081. SET_H_SYS_SR_CY (opval);
  1082. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-cy", 'x', opval);
  1083. }
  1084. {
  1085. BI opval = ADDOFSI (GET_H_GPR (FLD (f_r2)), GET_H_GPR (FLD (f_r3)), tmp_tmp_sys_sr_cy);
  1086. SET_H_SYS_SR_OV (opval);
  1087. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-ov", 'x', opval);
  1088. }
  1089. {
  1090. USI opval = ADDCSI (GET_H_GPR (FLD (f_r2)), GET_H_GPR (FLD (f_r3)), tmp_tmp_sys_sr_cy);
  1091. SET_H_GPR (FLD (f_r1), opval);
  1092. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  1093. }
  1094. }
  1095. if (ANDIF (GET_H_SYS_SR_OV (), GET_H_SYS_SR_OVE ())) {
  1096. or1k32bf_exception (current_cpu, pc, EXCEPT_RANGE);
  1097. }
  1098. }
  1099. return vpc;
  1100. #undef FLD
  1101. }
  1102. /* l-mul: l.mul $rD,$rA,$rB */
  1103. static SEM_PC
  1104. SEM_FN_NAME (or1k32bf,l_mul) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1105. {
  1106. #define FLD(f) abuf->fields.sfmt_l_sll.f
  1107. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1108. int UNUSED written = 0;
  1109. IADDR UNUSED pc = abuf->addr;
  1110. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1111. {
  1112. {
  1113. {
  1114. BI opval = MUL2OFSI (GET_H_GPR (FLD (f_r2)), GET_H_GPR (FLD (f_r3)));
  1115. SET_H_SYS_SR_OV (opval);
  1116. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-ov", 'x', opval);
  1117. }
  1118. {
  1119. USI opval = MULSI (GET_H_GPR (FLD (f_r2)), GET_H_GPR (FLD (f_r3)));
  1120. SET_H_GPR (FLD (f_r1), opval);
  1121. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  1122. }
  1123. }
  1124. if (ANDIF (GET_H_SYS_SR_OV (), GET_H_SYS_SR_OVE ())) {
  1125. or1k32bf_exception (current_cpu, pc, EXCEPT_RANGE);
  1126. }
  1127. }
  1128. return vpc;
  1129. #undef FLD
  1130. }
  1131. /* l-muld: l.muld $rA,$rB */
  1132. static SEM_PC
  1133. SEM_FN_NAME (or1k32bf,l_muld) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1134. {
  1135. #define FLD(f) abuf->fields.sfmt_l_sll.f
  1136. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1137. int UNUSED written = 0;
  1138. IADDR UNUSED pc = abuf->addr;
  1139. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1140. {
  1141. DI tmp_result;
  1142. tmp_result = MULDI (EXTSIDI (GET_H_GPR (FLD (f_r2))), EXTSIDI (GET_H_GPR (FLD (f_r3))));
  1143. {
  1144. SI opval = SUBWORDDISI (tmp_result, 0);
  1145. SET_H_MAC_MACHI (opval);
  1146. CGEN_TRACE_RESULT (current_cpu, abuf, "mac-machi", 'x', opval);
  1147. }
  1148. {
  1149. SI opval = SUBWORDDISI (tmp_result, 1);
  1150. SET_H_MAC_MACLO (opval);
  1151. CGEN_TRACE_RESULT (current_cpu, abuf, "mac-maclo", 'x', opval);
  1152. }
  1153. }
  1154. return vpc;
  1155. #undef FLD
  1156. }
  1157. /* l-mulu: l.mulu $rD,$rA,$rB */
  1158. static SEM_PC
  1159. SEM_FN_NAME (or1k32bf,l_mulu) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1160. {
  1161. #define FLD(f) abuf->fields.sfmt_l_sll.f
  1162. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1163. int UNUSED written = 0;
  1164. IADDR UNUSED pc = abuf->addr;
  1165. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1166. {
  1167. {
  1168. {
  1169. BI opval = MUL1OFSI (GET_H_GPR (FLD (f_r2)), GET_H_GPR (FLD (f_r3)));
  1170. SET_H_SYS_SR_CY (opval);
  1171. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-cy", 'x', opval);
  1172. }
  1173. {
  1174. USI opval = MULSI (GET_H_GPR (FLD (f_r2)), GET_H_GPR (FLD (f_r3)));
  1175. SET_H_GPR (FLD (f_r1), opval);
  1176. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  1177. }
  1178. }
  1179. if (ANDIF (GET_H_SYS_SR_CY (), GET_H_SYS_SR_OVE ())) {
  1180. or1k32bf_exception (current_cpu, pc, EXCEPT_RANGE);
  1181. }
  1182. }
  1183. return vpc;
  1184. #undef FLD
  1185. }
  1186. /* l-muldu: l.muldu $rA,$rB */
  1187. static SEM_PC
  1188. SEM_FN_NAME (or1k32bf,l_muldu) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1189. {
  1190. #define FLD(f) abuf->fields.sfmt_l_sll.f
  1191. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1192. int UNUSED written = 0;
  1193. IADDR UNUSED pc = abuf->addr;
  1194. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1195. {
  1196. DI tmp_result;
  1197. tmp_result = MULDI (ZEXTSIDI (GET_H_GPR (FLD (f_r2))), ZEXTSIDI (GET_H_GPR (FLD (f_r3))));
  1198. {
  1199. SI opval = SUBWORDDISI (tmp_result, 0);
  1200. SET_H_MAC_MACHI (opval);
  1201. CGEN_TRACE_RESULT (current_cpu, abuf, "mac-machi", 'x', opval);
  1202. }
  1203. {
  1204. SI opval = SUBWORDDISI (tmp_result, 1);
  1205. SET_H_MAC_MACLO (opval);
  1206. CGEN_TRACE_RESULT (current_cpu, abuf, "mac-maclo", 'x', opval);
  1207. }
  1208. }
  1209. return vpc;
  1210. #undef FLD
  1211. }
  1212. /* l-div: l.div $rD,$rA,$rB */
  1213. static SEM_PC
  1214. SEM_FN_NAME (or1k32bf,l_div) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1215. {
  1216. #define FLD(f) abuf->fields.sfmt_l_sll.f
  1217. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1218. int UNUSED written = 0;
  1219. IADDR UNUSED pc = abuf->addr;
  1220. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1221. if (NESI (GET_H_GPR (FLD (f_r3)), 0)) {
  1222. {
  1223. {
  1224. BI opval = 0;
  1225. SET_H_SYS_SR_OV (opval);
  1226. written |= (1 << 5);
  1227. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-ov", 'x', opval);
  1228. }
  1229. {
  1230. SI opval = DIVSI (GET_H_GPR (FLD (f_r2)), GET_H_GPR (FLD (f_r3)));
  1231. SET_H_GPR (FLD (f_r1), opval);
  1232. written |= (1 << 4);
  1233. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  1234. }
  1235. }
  1236. } else {
  1237. {
  1238. {
  1239. BI opval = 1;
  1240. SET_H_SYS_SR_OV (opval);
  1241. written |= (1 << 5);
  1242. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-ov", 'x', opval);
  1243. }
  1244. if (GET_H_SYS_SR_OVE ()) {
  1245. or1k32bf_exception (current_cpu, pc, EXCEPT_RANGE);
  1246. }
  1247. }
  1248. }
  1249. abuf->written = written;
  1250. return vpc;
  1251. #undef FLD
  1252. }
  1253. /* l-divu: l.divu $rD,$rA,$rB */
  1254. static SEM_PC
  1255. SEM_FN_NAME (or1k32bf,l_divu) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1256. {
  1257. #define FLD(f) abuf->fields.sfmt_l_sll.f
  1258. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1259. int UNUSED written = 0;
  1260. IADDR UNUSED pc = abuf->addr;
  1261. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1262. if (NESI (GET_H_GPR (FLD (f_r3)), 0)) {
  1263. {
  1264. {
  1265. BI opval = 0;
  1266. SET_H_SYS_SR_CY (opval);
  1267. written |= (1 << 5);
  1268. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-cy", 'x', opval);
  1269. }
  1270. {
  1271. USI opval = UDIVSI (GET_H_GPR (FLD (f_r2)), GET_H_GPR (FLD (f_r3)));
  1272. SET_H_GPR (FLD (f_r1), opval);
  1273. written |= (1 << 4);
  1274. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  1275. }
  1276. }
  1277. } else {
  1278. {
  1279. {
  1280. BI opval = 1;
  1281. SET_H_SYS_SR_CY (opval);
  1282. written |= (1 << 5);
  1283. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-cy", 'x', opval);
  1284. }
  1285. if (GET_H_SYS_SR_OVE ()) {
  1286. or1k32bf_exception (current_cpu, pc, EXCEPT_RANGE);
  1287. }
  1288. }
  1289. }
  1290. abuf->written = written;
  1291. return vpc;
  1292. #undef FLD
  1293. }
  1294. /* l-ff1: l.ff1 $rD,$rA */
  1295. static SEM_PC
  1296. SEM_FN_NAME (or1k32bf,l_ff1) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1297. {
  1298. #define FLD(f) abuf->fields.sfmt_l_slli.f
  1299. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1300. int UNUSED written = 0;
  1301. IADDR UNUSED pc = abuf->addr;
  1302. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1303. {
  1304. USI opval = or1k32bf_ff1 (current_cpu, GET_H_GPR (FLD (f_r2)));
  1305. SET_H_GPR (FLD (f_r1), opval);
  1306. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  1307. }
  1308. return vpc;
  1309. #undef FLD
  1310. }
  1311. /* l-fl1: l.fl1 $rD,$rA */
  1312. static SEM_PC
  1313. SEM_FN_NAME (or1k32bf,l_fl1) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1314. {
  1315. #define FLD(f) abuf->fields.sfmt_l_slli.f
  1316. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1317. int UNUSED written = 0;
  1318. IADDR UNUSED pc = abuf->addr;
  1319. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1320. {
  1321. USI opval = or1k32bf_fl1 (current_cpu, GET_H_GPR (FLD (f_r2)));
  1322. SET_H_GPR (FLD (f_r1), opval);
  1323. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  1324. }
  1325. return vpc;
  1326. #undef FLD
  1327. }
  1328. /* l-andi: l.andi $rD,$rA,$uimm16 */
  1329. static SEM_PC
  1330. SEM_FN_NAME (or1k32bf,l_andi) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1331. {
  1332. #define FLD(f) abuf->fields.sfmt_l_mfspr.f
  1333. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1334. int UNUSED written = 0;
  1335. IADDR UNUSED pc = abuf->addr;
  1336. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1337. {
  1338. USI opval = ANDSI (GET_H_GPR (FLD (f_r2)), ZEXTSISI (FLD (f_uimm16)));
  1339. SET_H_GPR (FLD (f_r1), opval);
  1340. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  1341. }
  1342. return vpc;
  1343. #undef FLD
  1344. }
  1345. /* l-ori: l.ori $rD,$rA,$uimm16 */
  1346. static SEM_PC
  1347. SEM_FN_NAME (or1k32bf,l_ori) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1348. {
  1349. #define FLD(f) abuf->fields.sfmt_l_mfspr.f
  1350. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1351. int UNUSED written = 0;
  1352. IADDR UNUSED pc = abuf->addr;
  1353. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1354. {
  1355. USI opval = ORSI (GET_H_GPR (FLD (f_r2)), ZEXTSISI (FLD (f_uimm16)));
  1356. SET_H_GPR (FLD (f_r1), opval);
  1357. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  1358. }
  1359. return vpc;
  1360. #undef FLD
  1361. }
  1362. /* l-xori: l.xori $rD,$rA,$simm16 */
  1363. static SEM_PC
  1364. SEM_FN_NAME (or1k32bf,l_xori) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1365. {
  1366. #define FLD(f) abuf->fields.sfmt_l_lwz.f
  1367. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1368. int UNUSED written = 0;
  1369. IADDR UNUSED pc = abuf->addr;
  1370. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1371. {
  1372. USI opval = XORSI (GET_H_GPR (FLD (f_r2)), EXTSISI (FLD (f_simm16)));
  1373. SET_H_GPR (FLD (f_r1), opval);
  1374. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  1375. }
  1376. return vpc;
  1377. #undef FLD
  1378. }
  1379. /* l-addi: l.addi $rD,$rA,$simm16 */
  1380. static SEM_PC
  1381. SEM_FN_NAME (or1k32bf,l_addi) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1382. {
  1383. #define FLD(f) abuf->fields.sfmt_l_lwz.f
  1384. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1385. int UNUSED written = 0;
  1386. IADDR UNUSED pc = abuf->addr;
  1387. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1388. {
  1389. {
  1390. {
  1391. BI opval = ADDCFSI (GET_H_GPR (FLD (f_r2)), EXTSISI (FLD (f_simm16)), 0);
  1392. SET_H_SYS_SR_CY (opval);
  1393. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-cy", 'x', opval);
  1394. }
  1395. {
  1396. BI opval = ADDOFSI (GET_H_GPR (FLD (f_r2)), EXTSISI (FLD (f_simm16)), 0);
  1397. SET_H_SYS_SR_OV (opval);
  1398. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-ov", 'x', opval);
  1399. }
  1400. {
  1401. USI opval = ADDSI (GET_H_GPR (FLD (f_r2)), EXTSISI (FLD (f_simm16)));
  1402. SET_H_GPR (FLD (f_r1), opval);
  1403. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  1404. }
  1405. }
  1406. if (ANDIF (GET_H_SYS_SR_OV (), GET_H_SYS_SR_OVE ())) {
  1407. or1k32bf_exception (current_cpu, pc, EXCEPT_RANGE);
  1408. }
  1409. }
  1410. return vpc;
  1411. #undef FLD
  1412. }
  1413. /* l-addic: l.addic $rD,$rA,$simm16 */
  1414. static SEM_PC
  1415. SEM_FN_NAME (or1k32bf,l_addic) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1416. {
  1417. #define FLD(f) abuf->fields.sfmt_l_lwz.f
  1418. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1419. int UNUSED written = 0;
  1420. IADDR UNUSED pc = abuf->addr;
  1421. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1422. {
  1423. {
  1424. BI tmp_tmp_sys_sr_cy;
  1425. tmp_tmp_sys_sr_cy = GET_H_SYS_SR_CY ();
  1426. {
  1427. BI opval = ADDCFSI (GET_H_GPR (FLD (f_r2)), EXTSISI (FLD (f_simm16)), tmp_tmp_sys_sr_cy);
  1428. SET_H_SYS_SR_CY (opval);
  1429. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-cy", 'x', opval);
  1430. }
  1431. {
  1432. BI opval = ADDOFSI (GET_H_GPR (FLD (f_r2)), EXTSISI (FLD (f_simm16)), tmp_tmp_sys_sr_cy);
  1433. SET_H_SYS_SR_OV (opval);
  1434. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-ov", 'x', opval);
  1435. }
  1436. {
  1437. SI opval = ADDCSI (GET_H_GPR (FLD (f_r2)), EXTSISI (FLD (f_simm16)), tmp_tmp_sys_sr_cy);
  1438. SET_H_GPR (FLD (f_r1), opval);
  1439. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  1440. }
  1441. }
  1442. if (ANDIF (GET_H_SYS_SR_OV (), GET_H_SYS_SR_OVE ())) {
  1443. or1k32bf_exception (current_cpu, pc, EXCEPT_RANGE);
  1444. }
  1445. }
  1446. return vpc;
  1447. #undef FLD
  1448. }
  1449. /* l-muli: l.muli $rD,$rA,$simm16 */
  1450. static SEM_PC
  1451. SEM_FN_NAME (or1k32bf,l_muli) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1452. {
  1453. #define FLD(f) abuf->fields.sfmt_l_lwz.f
  1454. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1455. int UNUSED written = 0;
  1456. IADDR UNUSED pc = abuf->addr;
  1457. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1458. {
  1459. {
  1460. {
  1461. USI opval = MUL2OFSI (GET_H_GPR (FLD (f_r2)), EXTSISI (FLD (f_simm16)));
  1462. SET_H_SYS_SR_OV (opval);
  1463. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-ov", 'x', opval);
  1464. }
  1465. {
  1466. USI opval = MULSI (GET_H_GPR (FLD (f_r2)), EXTSISI (FLD (f_simm16)));
  1467. SET_H_GPR (FLD (f_r1), opval);
  1468. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  1469. }
  1470. }
  1471. if (ANDIF (GET_H_SYS_SR_OV (), GET_H_SYS_SR_OVE ())) {
  1472. or1k32bf_exception (current_cpu, pc, EXCEPT_RANGE);
  1473. }
  1474. }
  1475. return vpc;
  1476. #undef FLD
  1477. }
  1478. /* l-exths: l.exths $rD,$rA */
  1479. static SEM_PC
  1480. SEM_FN_NAME (or1k32bf,l_exths) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1481. {
  1482. #define FLD(f) abuf->fields.sfmt_l_slli.f
  1483. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1484. int UNUSED written = 0;
  1485. IADDR UNUSED pc = abuf->addr;
  1486. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1487. {
  1488. USI opval = EXTHISI (TRUNCSIHI (GET_H_GPR (FLD (f_r2))));
  1489. SET_H_GPR (FLD (f_r1), opval);
  1490. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  1491. }
  1492. return vpc;
  1493. #undef FLD
  1494. }
  1495. /* l-extbs: l.extbs $rD,$rA */
  1496. static SEM_PC
  1497. SEM_FN_NAME (or1k32bf,l_extbs) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1498. {
  1499. #define FLD(f) abuf->fields.sfmt_l_slli.f
  1500. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1501. int UNUSED written = 0;
  1502. IADDR UNUSED pc = abuf->addr;
  1503. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1504. {
  1505. USI opval = EXTQISI (TRUNCSIQI (GET_H_GPR (FLD (f_r2))));
  1506. SET_H_GPR (FLD (f_r1), opval);
  1507. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  1508. }
  1509. return vpc;
  1510. #undef FLD
  1511. }
  1512. /* l-exthz: l.exthz $rD,$rA */
  1513. static SEM_PC
  1514. SEM_FN_NAME (or1k32bf,l_exthz) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1515. {
  1516. #define FLD(f) abuf->fields.sfmt_l_slli.f
  1517. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1518. int UNUSED written = 0;
  1519. IADDR UNUSED pc = abuf->addr;
  1520. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1521. {
  1522. USI opval = ZEXTHISI (TRUNCSIHI (GET_H_GPR (FLD (f_r2))));
  1523. SET_H_GPR (FLD (f_r1), opval);
  1524. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  1525. }
  1526. return vpc;
  1527. #undef FLD
  1528. }
  1529. /* l-extbz: l.extbz $rD,$rA */
  1530. static SEM_PC
  1531. SEM_FN_NAME (or1k32bf,l_extbz) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1532. {
  1533. #define FLD(f) abuf->fields.sfmt_l_slli.f
  1534. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1535. int UNUSED written = 0;
  1536. IADDR UNUSED pc = abuf->addr;
  1537. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1538. {
  1539. USI opval = ZEXTQISI (TRUNCSIQI (GET_H_GPR (FLD (f_r2))));
  1540. SET_H_GPR (FLD (f_r1), opval);
  1541. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  1542. }
  1543. return vpc;
  1544. #undef FLD
  1545. }
  1546. /* l-extws: l.extws $rD,$rA */
  1547. static SEM_PC
  1548. SEM_FN_NAME (or1k32bf,l_extws) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1549. {
  1550. #define FLD(f) abuf->fields.sfmt_l_slli.f
  1551. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1552. int UNUSED written = 0;
  1553. IADDR UNUSED pc = abuf->addr;
  1554. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1555. {
  1556. USI opval = EXTSISI (TRUNCSISI (GET_H_GPR (FLD (f_r2))));
  1557. SET_H_GPR (FLD (f_r1), opval);
  1558. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  1559. }
  1560. return vpc;
  1561. #undef FLD
  1562. }
  1563. /* l-extwz: l.extwz $rD,$rA */
  1564. static SEM_PC
  1565. SEM_FN_NAME (or1k32bf,l_extwz) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1566. {
  1567. #define FLD(f) abuf->fields.sfmt_l_slli.f
  1568. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1569. int UNUSED written = 0;
  1570. IADDR UNUSED pc = abuf->addr;
  1571. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1572. {
  1573. USI opval = ZEXTSISI (TRUNCSISI (GET_H_GPR (FLD (f_r2))));
  1574. SET_H_GPR (FLD (f_r1), opval);
  1575. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  1576. }
  1577. return vpc;
  1578. #undef FLD
  1579. }
  1580. /* l-cmov: l.cmov $rD,$rA,$rB */
  1581. static SEM_PC
  1582. SEM_FN_NAME (or1k32bf,l_cmov) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1583. {
  1584. #define FLD(f) abuf->fields.sfmt_l_sll.f
  1585. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1586. int UNUSED written = 0;
  1587. IADDR UNUSED pc = abuf->addr;
  1588. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1589. if (GET_H_SYS_SR_F ()) {
  1590. {
  1591. USI opval = GET_H_GPR (FLD (f_r2));
  1592. SET_H_GPR (FLD (f_r1), opval);
  1593. written |= (1 << 3);
  1594. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  1595. }
  1596. } else {
  1597. {
  1598. USI opval = GET_H_GPR (FLD (f_r3));
  1599. SET_H_GPR (FLD (f_r1), opval);
  1600. written |= (1 << 3);
  1601. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  1602. }
  1603. }
  1604. abuf->written = written;
  1605. return vpc;
  1606. #undef FLD
  1607. }
  1608. /* l-sfgts: l.sfgts $rA,$rB */
  1609. static SEM_PC
  1610. SEM_FN_NAME (or1k32bf,l_sfgts) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1611. {
  1612. #define FLD(f) abuf->fields.sfmt_l_sll.f
  1613. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1614. int UNUSED written = 0;
  1615. IADDR UNUSED pc = abuf->addr;
  1616. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1617. {
  1618. USI opval = GTSI (GET_H_GPR (FLD (f_r2)), GET_H_GPR (FLD (f_r3)));
  1619. SET_H_SYS_SR_F (opval);
  1620. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  1621. }
  1622. return vpc;
  1623. #undef FLD
  1624. }
  1625. /* l-sfgtsi: l.sfgtsi $rA,$simm16 */
  1626. static SEM_PC
  1627. SEM_FN_NAME (or1k32bf,l_sfgtsi) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1628. {
  1629. #define FLD(f) abuf->fields.sfmt_l_lwz.f
  1630. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1631. int UNUSED written = 0;
  1632. IADDR UNUSED pc = abuf->addr;
  1633. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1634. {
  1635. USI opval = GTSI (GET_H_GPR (FLD (f_r2)), EXTSISI (FLD (f_simm16)));
  1636. SET_H_SYS_SR_F (opval);
  1637. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  1638. }
  1639. return vpc;
  1640. #undef FLD
  1641. }
  1642. /* l-sfgtu: l.sfgtu $rA,$rB */
  1643. static SEM_PC
  1644. SEM_FN_NAME (or1k32bf,l_sfgtu) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1645. {
  1646. #define FLD(f) abuf->fields.sfmt_l_sll.f
  1647. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1648. int UNUSED written = 0;
  1649. IADDR UNUSED pc = abuf->addr;
  1650. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1651. {
  1652. USI opval = GTUSI (GET_H_GPR (FLD (f_r2)), GET_H_GPR (FLD (f_r3)));
  1653. SET_H_SYS_SR_F (opval);
  1654. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  1655. }
  1656. return vpc;
  1657. #undef FLD
  1658. }
  1659. /* l-sfgtui: l.sfgtui $rA,$simm16 */
  1660. static SEM_PC
  1661. SEM_FN_NAME (or1k32bf,l_sfgtui) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1662. {
  1663. #define FLD(f) abuf->fields.sfmt_l_lwz.f
  1664. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1665. int UNUSED written = 0;
  1666. IADDR UNUSED pc = abuf->addr;
  1667. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1668. {
  1669. USI opval = GTUSI (GET_H_GPR (FLD (f_r2)), EXTSISI (FLD (f_simm16)));
  1670. SET_H_SYS_SR_F (opval);
  1671. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  1672. }
  1673. return vpc;
  1674. #undef FLD
  1675. }
  1676. /* l-sfges: l.sfges $rA,$rB */
  1677. static SEM_PC
  1678. SEM_FN_NAME (or1k32bf,l_sfges) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1679. {
  1680. #define FLD(f) abuf->fields.sfmt_l_sll.f
  1681. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1682. int UNUSED written = 0;
  1683. IADDR UNUSED pc = abuf->addr;
  1684. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1685. {
  1686. USI opval = GESI (GET_H_GPR (FLD (f_r2)), GET_H_GPR (FLD (f_r3)));
  1687. SET_H_SYS_SR_F (opval);
  1688. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  1689. }
  1690. return vpc;
  1691. #undef FLD
  1692. }
  1693. /* l-sfgesi: l.sfgesi $rA,$simm16 */
  1694. static SEM_PC
  1695. SEM_FN_NAME (or1k32bf,l_sfgesi) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1696. {
  1697. #define FLD(f) abuf->fields.sfmt_l_lwz.f
  1698. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1699. int UNUSED written = 0;
  1700. IADDR UNUSED pc = abuf->addr;
  1701. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1702. {
  1703. USI opval = GESI (GET_H_GPR (FLD (f_r2)), EXTSISI (FLD (f_simm16)));
  1704. SET_H_SYS_SR_F (opval);
  1705. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  1706. }
  1707. return vpc;
  1708. #undef FLD
  1709. }
  1710. /* l-sfgeu: l.sfgeu $rA,$rB */
  1711. static SEM_PC
  1712. SEM_FN_NAME (or1k32bf,l_sfgeu) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1713. {
  1714. #define FLD(f) abuf->fields.sfmt_l_sll.f
  1715. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1716. int UNUSED written = 0;
  1717. IADDR UNUSED pc = abuf->addr;
  1718. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1719. {
  1720. USI opval = GEUSI (GET_H_GPR (FLD (f_r2)), GET_H_GPR (FLD (f_r3)));
  1721. SET_H_SYS_SR_F (opval);
  1722. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  1723. }
  1724. return vpc;
  1725. #undef FLD
  1726. }
  1727. /* l-sfgeui: l.sfgeui $rA,$simm16 */
  1728. static SEM_PC
  1729. SEM_FN_NAME (or1k32bf,l_sfgeui) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1730. {
  1731. #define FLD(f) abuf->fields.sfmt_l_lwz.f
  1732. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1733. int UNUSED written = 0;
  1734. IADDR UNUSED pc = abuf->addr;
  1735. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1736. {
  1737. USI opval = GEUSI (GET_H_GPR (FLD (f_r2)), EXTSISI (FLD (f_simm16)));
  1738. SET_H_SYS_SR_F (opval);
  1739. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  1740. }
  1741. return vpc;
  1742. #undef FLD
  1743. }
  1744. /* l-sflts: l.sflts $rA,$rB */
  1745. static SEM_PC
  1746. SEM_FN_NAME (or1k32bf,l_sflts) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1747. {
  1748. #define FLD(f) abuf->fields.sfmt_l_sll.f
  1749. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1750. int UNUSED written = 0;
  1751. IADDR UNUSED pc = abuf->addr;
  1752. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1753. {
  1754. USI opval = LTSI (GET_H_GPR (FLD (f_r2)), GET_H_GPR (FLD (f_r3)));
  1755. SET_H_SYS_SR_F (opval);
  1756. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  1757. }
  1758. return vpc;
  1759. #undef FLD
  1760. }
  1761. /* l-sfltsi: l.sfltsi $rA,$simm16 */
  1762. static SEM_PC
  1763. SEM_FN_NAME (or1k32bf,l_sfltsi) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1764. {
  1765. #define FLD(f) abuf->fields.sfmt_l_lwz.f
  1766. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1767. int UNUSED written = 0;
  1768. IADDR UNUSED pc = abuf->addr;
  1769. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1770. {
  1771. USI opval = LTSI (GET_H_GPR (FLD (f_r2)), EXTSISI (FLD (f_simm16)));
  1772. SET_H_SYS_SR_F (opval);
  1773. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  1774. }
  1775. return vpc;
  1776. #undef FLD
  1777. }
  1778. /* l-sfltu: l.sfltu $rA,$rB */
  1779. static SEM_PC
  1780. SEM_FN_NAME (or1k32bf,l_sfltu) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1781. {
  1782. #define FLD(f) abuf->fields.sfmt_l_sll.f
  1783. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1784. int UNUSED written = 0;
  1785. IADDR UNUSED pc = abuf->addr;
  1786. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1787. {
  1788. USI opval = LTUSI (GET_H_GPR (FLD (f_r2)), GET_H_GPR (FLD (f_r3)));
  1789. SET_H_SYS_SR_F (opval);
  1790. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  1791. }
  1792. return vpc;
  1793. #undef FLD
  1794. }
  1795. /* l-sfltui: l.sfltui $rA,$simm16 */
  1796. static SEM_PC
  1797. SEM_FN_NAME (or1k32bf,l_sfltui) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1798. {
  1799. #define FLD(f) abuf->fields.sfmt_l_lwz.f
  1800. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1801. int UNUSED written = 0;
  1802. IADDR UNUSED pc = abuf->addr;
  1803. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1804. {
  1805. USI opval = LTUSI (GET_H_GPR (FLD (f_r2)), EXTSISI (FLD (f_simm16)));
  1806. SET_H_SYS_SR_F (opval);
  1807. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  1808. }
  1809. return vpc;
  1810. #undef FLD
  1811. }
  1812. /* l-sfles: l.sfles $rA,$rB */
  1813. static SEM_PC
  1814. SEM_FN_NAME (or1k32bf,l_sfles) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1815. {
  1816. #define FLD(f) abuf->fields.sfmt_l_sll.f
  1817. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1818. int UNUSED written = 0;
  1819. IADDR UNUSED pc = abuf->addr;
  1820. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1821. {
  1822. USI opval = LESI (GET_H_GPR (FLD (f_r2)), GET_H_GPR (FLD (f_r3)));
  1823. SET_H_SYS_SR_F (opval);
  1824. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  1825. }
  1826. return vpc;
  1827. #undef FLD
  1828. }
  1829. /* l-sflesi: l.sflesi $rA,$simm16 */
  1830. static SEM_PC
  1831. SEM_FN_NAME (or1k32bf,l_sflesi) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1832. {
  1833. #define FLD(f) abuf->fields.sfmt_l_lwz.f
  1834. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1835. int UNUSED written = 0;
  1836. IADDR UNUSED pc = abuf->addr;
  1837. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1838. {
  1839. USI opval = LESI (GET_H_GPR (FLD (f_r2)), EXTSISI (FLD (f_simm16)));
  1840. SET_H_SYS_SR_F (opval);
  1841. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  1842. }
  1843. return vpc;
  1844. #undef FLD
  1845. }
  1846. /* l-sfleu: l.sfleu $rA,$rB */
  1847. static SEM_PC
  1848. SEM_FN_NAME (or1k32bf,l_sfleu) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1849. {
  1850. #define FLD(f) abuf->fields.sfmt_l_sll.f
  1851. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1852. int UNUSED written = 0;
  1853. IADDR UNUSED pc = abuf->addr;
  1854. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1855. {
  1856. USI opval = LEUSI (GET_H_GPR (FLD (f_r2)), GET_H_GPR (FLD (f_r3)));
  1857. SET_H_SYS_SR_F (opval);
  1858. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  1859. }
  1860. return vpc;
  1861. #undef FLD
  1862. }
  1863. /* l-sfleui: l.sfleui $rA,$simm16 */
  1864. static SEM_PC
  1865. SEM_FN_NAME (or1k32bf,l_sfleui) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1866. {
  1867. #define FLD(f) abuf->fields.sfmt_l_lwz.f
  1868. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1869. int UNUSED written = 0;
  1870. IADDR UNUSED pc = abuf->addr;
  1871. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1872. {
  1873. USI opval = LEUSI (GET_H_GPR (FLD (f_r2)), EXTSISI (FLD (f_simm16)));
  1874. SET_H_SYS_SR_F (opval);
  1875. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  1876. }
  1877. return vpc;
  1878. #undef FLD
  1879. }
  1880. /* l-sfeq: l.sfeq $rA,$rB */
  1881. static SEM_PC
  1882. SEM_FN_NAME (or1k32bf,l_sfeq) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1883. {
  1884. #define FLD(f) abuf->fields.sfmt_l_sll.f
  1885. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1886. int UNUSED written = 0;
  1887. IADDR UNUSED pc = abuf->addr;
  1888. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1889. {
  1890. USI opval = EQSI (GET_H_GPR (FLD (f_r2)), GET_H_GPR (FLD (f_r3)));
  1891. SET_H_SYS_SR_F (opval);
  1892. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  1893. }
  1894. return vpc;
  1895. #undef FLD
  1896. }
  1897. /* l-sfeqi: l.sfeqi $rA,$simm16 */
  1898. static SEM_PC
  1899. SEM_FN_NAME (or1k32bf,l_sfeqi) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1900. {
  1901. #define FLD(f) abuf->fields.sfmt_l_lwz.f
  1902. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1903. int UNUSED written = 0;
  1904. IADDR UNUSED pc = abuf->addr;
  1905. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1906. {
  1907. USI opval = EQSI (GET_H_GPR (FLD (f_r2)), EXTSISI (FLD (f_simm16)));
  1908. SET_H_SYS_SR_F (opval);
  1909. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  1910. }
  1911. return vpc;
  1912. #undef FLD
  1913. }
  1914. /* l-sfne: l.sfne $rA,$rB */
  1915. static SEM_PC
  1916. SEM_FN_NAME (or1k32bf,l_sfne) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1917. {
  1918. #define FLD(f) abuf->fields.sfmt_l_sll.f
  1919. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1920. int UNUSED written = 0;
  1921. IADDR UNUSED pc = abuf->addr;
  1922. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1923. {
  1924. USI opval = NESI (GET_H_GPR (FLD (f_r2)), GET_H_GPR (FLD (f_r3)));
  1925. SET_H_SYS_SR_F (opval);
  1926. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  1927. }
  1928. return vpc;
  1929. #undef FLD
  1930. }
  1931. /* l-sfnei: l.sfnei $rA,$simm16 */
  1932. static SEM_PC
  1933. SEM_FN_NAME (or1k32bf,l_sfnei) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1934. {
  1935. #define FLD(f) abuf->fields.sfmt_l_lwz.f
  1936. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1937. int UNUSED written = 0;
  1938. IADDR UNUSED pc = abuf->addr;
  1939. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1940. {
  1941. USI opval = NESI (GET_H_GPR (FLD (f_r2)), EXTSISI (FLD (f_simm16)));
  1942. SET_H_SYS_SR_F (opval);
  1943. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  1944. }
  1945. return vpc;
  1946. #undef FLD
  1947. }
  1948. /* l-mac: l.mac $rA,$rB */
  1949. static SEM_PC
  1950. SEM_FN_NAME (or1k32bf,l_mac) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1951. {
  1952. #define FLD(f) abuf->fields.sfmt_l_sll.f
  1953. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1954. int UNUSED written = 0;
  1955. IADDR UNUSED pc = abuf->addr;
  1956. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1957. {
  1958. {
  1959. DI tmp_prod;
  1960. DI tmp_mac;
  1961. DI tmp_result;
  1962. tmp_prod = MULDI (EXTSIDI (GET_H_GPR (FLD (f_r2))), EXTSIDI (GET_H_GPR (FLD (f_r3))));
  1963. tmp_mac = JOINSIDI (GET_H_MAC_MACHI (), GET_H_MAC_MACLO ());
  1964. tmp_result = ADDDI (tmp_prod, tmp_mac);
  1965. {
  1966. SI opval = SUBWORDDISI (tmp_result, 0);
  1967. SET_H_MAC_MACHI (opval);
  1968. CGEN_TRACE_RESULT (current_cpu, abuf, "mac-machi", 'x', opval);
  1969. }
  1970. {
  1971. SI opval = SUBWORDDISI (tmp_result, 1);
  1972. SET_H_MAC_MACLO (opval);
  1973. CGEN_TRACE_RESULT (current_cpu, abuf, "mac-maclo", 'x', opval);
  1974. }
  1975. {
  1976. BI opval = ADDOFDI (tmp_prod, tmp_mac, 0);
  1977. SET_H_SYS_SR_OV (opval);
  1978. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-ov", 'x', opval);
  1979. }
  1980. }
  1981. if (ANDIF (GET_H_SYS_SR_OV (), GET_H_SYS_SR_OVE ())) {
  1982. or1k32bf_exception (current_cpu, pc, EXCEPT_RANGE);
  1983. }
  1984. }
  1985. return vpc;
  1986. #undef FLD
  1987. }
  1988. /* l-maci: l.maci $rA,${simm16} */
  1989. static SEM_PC
  1990. SEM_FN_NAME (or1k32bf,l_maci) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  1991. {
  1992. #define FLD(f) abuf->fields.sfmt_l_lwz.f
  1993. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1994. int UNUSED written = 0;
  1995. IADDR UNUSED pc = abuf->addr;
  1996. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1997. {
  1998. {
  1999. DI tmp_prod;
  2000. DI tmp_mac;
  2001. DI tmp_result;
  2002. tmp_prod = MULDI (EXTSIDI (GET_H_GPR (FLD (f_r2))), EXTSIDI (FLD (f_simm16)));
  2003. tmp_mac = JOINSIDI (GET_H_MAC_MACHI (), GET_H_MAC_MACLO ());
  2004. tmp_result = ADDDI (tmp_mac, tmp_prod);
  2005. {
  2006. SI opval = SUBWORDDISI (tmp_result, 0);
  2007. SET_H_MAC_MACHI (opval);
  2008. CGEN_TRACE_RESULT (current_cpu, abuf, "mac-machi", 'x', opval);
  2009. }
  2010. {
  2011. SI opval = SUBWORDDISI (tmp_result, 1);
  2012. SET_H_MAC_MACLO (opval);
  2013. CGEN_TRACE_RESULT (current_cpu, abuf, "mac-maclo", 'x', opval);
  2014. }
  2015. {
  2016. BI opval = ADDOFDI (tmp_prod, tmp_mac, 0);
  2017. SET_H_SYS_SR_OV (opval);
  2018. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-ov", 'x', opval);
  2019. }
  2020. }
  2021. if (ANDIF (GET_H_SYS_SR_OV (), GET_H_SYS_SR_OVE ())) {
  2022. or1k32bf_exception (current_cpu, pc, EXCEPT_RANGE);
  2023. }
  2024. }
  2025. return vpc;
  2026. #undef FLD
  2027. }
  2028. /* l-macu: l.macu $rA,$rB */
  2029. static SEM_PC
  2030. SEM_FN_NAME (or1k32bf,l_macu) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2031. {
  2032. #define FLD(f) abuf->fields.sfmt_l_sll.f
  2033. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2034. int UNUSED written = 0;
  2035. IADDR UNUSED pc = abuf->addr;
  2036. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2037. {
  2038. {
  2039. DI tmp_prod;
  2040. DI tmp_mac;
  2041. DI tmp_result;
  2042. tmp_prod = MULDI (ZEXTSIDI (GET_H_GPR (FLD (f_r2))), ZEXTSIDI (GET_H_GPR (FLD (f_r3))));
  2043. tmp_mac = JOINSIDI (GET_H_MAC_MACHI (), GET_H_MAC_MACLO ());
  2044. tmp_result = ADDDI (tmp_prod, tmp_mac);
  2045. {
  2046. SI opval = SUBWORDDISI (tmp_result, 0);
  2047. SET_H_MAC_MACHI (opval);
  2048. CGEN_TRACE_RESULT (current_cpu, abuf, "mac-machi", 'x', opval);
  2049. }
  2050. {
  2051. SI opval = SUBWORDDISI (tmp_result, 1);
  2052. SET_H_MAC_MACLO (opval);
  2053. CGEN_TRACE_RESULT (current_cpu, abuf, "mac-maclo", 'x', opval);
  2054. }
  2055. {
  2056. BI opval = ADDCFDI (tmp_prod, tmp_mac, 0);
  2057. SET_H_SYS_SR_CY (opval);
  2058. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-cy", 'x', opval);
  2059. }
  2060. }
  2061. if (ANDIF (GET_H_SYS_SR_CY (), GET_H_SYS_SR_OVE ())) {
  2062. or1k32bf_exception (current_cpu, pc, EXCEPT_RANGE);
  2063. }
  2064. }
  2065. return vpc;
  2066. #undef FLD
  2067. }
  2068. /* l-msb: l.msb $rA,$rB */
  2069. static SEM_PC
  2070. SEM_FN_NAME (or1k32bf,l_msb) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2071. {
  2072. #define FLD(f) abuf->fields.sfmt_l_sll.f
  2073. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2074. int UNUSED written = 0;
  2075. IADDR UNUSED pc = abuf->addr;
  2076. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2077. {
  2078. {
  2079. DI tmp_prod;
  2080. DI tmp_mac;
  2081. DI tmp_result;
  2082. tmp_prod = MULDI (EXTSIDI (GET_H_GPR (FLD (f_r2))), EXTSIDI (GET_H_GPR (FLD (f_r3))));
  2083. tmp_mac = JOINSIDI (GET_H_MAC_MACHI (), GET_H_MAC_MACLO ());
  2084. tmp_result = SUBDI (tmp_mac, tmp_prod);
  2085. {
  2086. SI opval = SUBWORDDISI (tmp_result, 0);
  2087. SET_H_MAC_MACHI (opval);
  2088. CGEN_TRACE_RESULT (current_cpu, abuf, "mac-machi", 'x', opval);
  2089. }
  2090. {
  2091. SI opval = SUBWORDDISI (tmp_result, 1);
  2092. SET_H_MAC_MACLO (opval);
  2093. CGEN_TRACE_RESULT (current_cpu, abuf, "mac-maclo", 'x', opval);
  2094. }
  2095. {
  2096. BI opval = SUBOFDI (tmp_mac, tmp_result, 0);
  2097. SET_H_SYS_SR_OV (opval);
  2098. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-ov", 'x', opval);
  2099. }
  2100. }
  2101. if (ANDIF (GET_H_SYS_SR_OV (), GET_H_SYS_SR_OVE ())) {
  2102. or1k32bf_exception (current_cpu, pc, EXCEPT_RANGE);
  2103. }
  2104. }
  2105. return vpc;
  2106. #undef FLD
  2107. }
  2108. /* l-msbu: l.msbu $rA,$rB */
  2109. static SEM_PC
  2110. SEM_FN_NAME (or1k32bf,l_msbu) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2111. {
  2112. #define FLD(f) abuf->fields.sfmt_l_sll.f
  2113. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2114. int UNUSED written = 0;
  2115. IADDR UNUSED pc = abuf->addr;
  2116. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2117. {
  2118. {
  2119. DI tmp_prod;
  2120. DI tmp_mac;
  2121. DI tmp_result;
  2122. tmp_prod = MULDI (ZEXTSIDI (GET_H_GPR (FLD (f_r2))), ZEXTSIDI (GET_H_GPR (FLD (f_r3))));
  2123. tmp_mac = JOINSIDI (GET_H_MAC_MACHI (), GET_H_MAC_MACLO ());
  2124. tmp_result = SUBDI (tmp_mac, tmp_prod);
  2125. {
  2126. SI opval = SUBWORDDISI (tmp_result, 0);
  2127. SET_H_MAC_MACHI (opval);
  2128. CGEN_TRACE_RESULT (current_cpu, abuf, "mac-machi", 'x', opval);
  2129. }
  2130. {
  2131. SI opval = SUBWORDDISI (tmp_result, 1);
  2132. SET_H_MAC_MACLO (opval);
  2133. CGEN_TRACE_RESULT (current_cpu, abuf, "mac-maclo", 'x', opval);
  2134. }
  2135. {
  2136. BI opval = SUBCFDI (tmp_mac, tmp_result, 0);
  2137. SET_H_SYS_SR_CY (opval);
  2138. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-cy", 'x', opval);
  2139. }
  2140. }
  2141. if (ANDIF (GET_H_SYS_SR_CY (), GET_H_SYS_SR_OVE ())) {
  2142. or1k32bf_exception (current_cpu, pc, EXCEPT_RANGE);
  2143. }
  2144. }
  2145. return vpc;
  2146. #undef FLD
  2147. }
  2148. /* l-cust1: l.cust1 */
  2149. static SEM_PC
  2150. SEM_FN_NAME (or1k32bf,l_cust1) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2151. {
  2152. #define FLD(f) abuf->fields.sfmt_empty.f
  2153. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2154. int UNUSED written = 0;
  2155. IADDR UNUSED pc = abuf->addr;
  2156. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2157. ((void) 0); /*nop*/
  2158. return vpc;
  2159. #undef FLD
  2160. }
  2161. /* l-cust2: l.cust2 */
  2162. static SEM_PC
  2163. SEM_FN_NAME (or1k32bf,l_cust2) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2164. {
  2165. #define FLD(f) abuf->fields.sfmt_empty.f
  2166. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2167. int UNUSED written = 0;
  2168. IADDR UNUSED pc = abuf->addr;
  2169. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2170. ((void) 0); /*nop*/
  2171. return vpc;
  2172. #undef FLD
  2173. }
  2174. /* l-cust3: l.cust3 */
  2175. static SEM_PC
  2176. SEM_FN_NAME (or1k32bf,l_cust3) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2177. {
  2178. #define FLD(f) abuf->fields.sfmt_empty.f
  2179. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2180. int UNUSED written = 0;
  2181. IADDR UNUSED pc = abuf->addr;
  2182. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2183. ((void) 0); /*nop*/
  2184. return vpc;
  2185. #undef FLD
  2186. }
  2187. /* l-cust4: l.cust4 */
  2188. static SEM_PC
  2189. SEM_FN_NAME (or1k32bf,l_cust4) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2190. {
  2191. #define FLD(f) abuf->fields.sfmt_empty.f
  2192. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2193. int UNUSED written = 0;
  2194. IADDR UNUSED pc = abuf->addr;
  2195. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2196. ((void) 0); /*nop*/
  2197. return vpc;
  2198. #undef FLD
  2199. }
  2200. /* l-cust5: l.cust5 */
  2201. static SEM_PC
  2202. SEM_FN_NAME (or1k32bf,l_cust5) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2203. {
  2204. #define FLD(f) abuf->fields.sfmt_empty.f
  2205. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2206. int UNUSED written = 0;
  2207. IADDR UNUSED pc = abuf->addr;
  2208. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2209. ((void) 0); /*nop*/
  2210. return vpc;
  2211. #undef FLD
  2212. }
  2213. /* l-cust6: l.cust6 */
  2214. static SEM_PC
  2215. SEM_FN_NAME (or1k32bf,l_cust6) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2216. {
  2217. #define FLD(f) abuf->fields.sfmt_empty.f
  2218. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2219. int UNUSED written = 0;
  2220. IADDR UNUSED pc = abuf->addr;
  2221. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2222. ((void) 0); /*nop*/
  2223. return vpc;
  2224. #undef FLD
  2225. }
  2226. /* l-cust7: l.cust7 */
  2227. static SEM_PC
  2228. SEM_FN_NAME (or1k32bf,l_cust7) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2229. {
  2230. #define FLD(f) abuf->fields.sfmt_empty.f
  2231. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2232. int UNUSED written = 0;
  2233. IADDR UNUSED pc = abuf->addr;
  2234. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2235. ((void) 0); /*nop*/
  2236. return vpc;
  2237. #undef FLD
  2238. }
  2239. /* l-cust8: l.cust8 */
  2240. static SEM_PC
  2241. SEM_FN_NAME (or1k32bf,l_cust8) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2242. {
  2243. #define FLD(f) abuf->fields.sfmt_empty.f
  2244. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2245. int UNUSED written = 0;
  2246. IADDR UNUSED pc = abuf->addr;
  2247. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2248. ((void) 0); /*nop*/
  2249. return vpc;
  2250. #undef FLD
  2251. }
  2252. /* lf-add-s: lf.add.s $rDSF,$rASF,$rBSF */
  2253. static SEM_PC
  2254. SEM_FN_NAME (or1k32bf,lf_add_s) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2255. {
  2256. #define FLD(f) abuf->fields.sfmt_l_sll.f
  2257. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2258. int UNUSED written = 0;
  2259. IADDR UNUSED pc = abuf->addr;
  2260. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2261. {
  2262. SF opval = CGEN_CPU_FPU (current_cpu)->ops->addsf (CGEN_CPU_FPU (current_cpu), GET_H_FSR (FLD (f_r2)), GET_H_FSR (FLD (f_r3)));
  2263. SET_H_FSR (FLD (f_r1), opval);
  2264. CGEN_TRACE_RESULT (current_cpu, abuf, "fsr", 'f', opval);
  2265. }
  2266. return vpc;
  2267. #undef FLD
  2268. }
  2269. /* lf-add-d32: lf.add.d $rDD32F,$rAD32F,$rBD32F */
  2270. static SEM_PC
  2271. SEM_FN_NAME (or1k32bf,lf_add_d32) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2272. {
  2273. #define FLD(f) abuf->fields.sfmt_lf_add_d32.f
  2274. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2275. int UNUSED written = 0;
  2276. IADDR UNUSED pc = abuf->addr;
  2277. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2278. {
  2279. DF opval = CGEN_CPU_FPU (current_cpu)->ops->adddf (CGEN_CPU_FPU (current_cpu), GET_H_FD32R (FLD (f_rad32)), GET_H_FD32R (FLD (f_rbd32)));
  2280. SET_H_FD32R (FLD (f_rdd32), opval);
  2281. CGEN_TRACE_RESULT (current_cpu, abuf, "fd32r", 'f', opval);
  2282. }
  2283. return vpc;
  2284. #undef FLD
  2285. }
  2286. /* lf-sub-s: lf.sub.s $rDSF,$rASF,$rBSF */
  2287. static SEM_PC
  2288. SEM_FN_NAME (or1k32bf,lf_sub_s) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2289. {
  2290. #define FLD(f) abuf->fields.sfmt_l_sll.f
  2291. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2292. int UNUSED written = 0;
  2293. IADDR UNUSED pc = abuf->addr;
  2294. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2295. {
  2296. SF opval = CGEN_CPU_FPU (current_cpu)->ops->subsf (CGEN_CPU_FPU (current_cpu), GET_H_FSR (FLD (f_r2)), GET_H_FSR (FLD (f_r3)));
  2297. SET_H_FSR (FLD (f_r1), opval);
  2298. CGEN_TRACE_RESULT (current_cpu, abuf, "fsr", 'f', opval);
  2299. }
  2300. return vpc;
  2301. #undef FLD
  2302. }
  2303. /* lf-sub-d32: lf.sub.d $rDD32F,$rAD32F,$rBD32F */
  2304. static SEM_PC
  2305. SEM_FN_NAME (or1k32bf,lf_sub_d32) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2306. {
  2307. #define FLD(f) abuf->fields.sfmt_lf_add_d32.f
  2308. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2309. int UNUSED written = 0;
  2310. IADDR UNUSED pc = abuf->addr;
  2311. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2312. {
  2313. DF opval = CGEN_CPU_FPU (current_cpu)->ops->subdf (CGEN_CPU_FPU (current_cpu), GET_H_FD32R (FLD (f_rad32)), GET_H_FD32R (FLD (f_rbd32)));
  2314. SET_H_FD32R (FLD (f_rdd32), opval);
  2315. CGEN_TRACE_RESULT (current_cpu, abuf, "fd32r", 'f', opval);
  2316. }
  2317. return vpc;
  2318. #undef FLD
  2319. }
  2320. /* lf-mul-s: lf.mul.s $rDSF,$rASF,$rBSF */
  2321. static SEM_PC
  2322. SEM_FN_NAME (or1k32bf,lf_mul_s) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2323. {
  2324. #define FLD(f) abuf->fields.sfmt_l_sll.f
  2325. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2326. int UNUSED written = 0;
  2327. IADDR UNUSED pc = abuf->addr;
  2328. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2329. {
  2330. SF opval = CGEN_CPU_FPU (current_cpu)->ops->mulsf (CGEN_CPU_FPU (current_cpu), GET_H_FSR (FLD (f_r2)), GET_H_FSR (FLD (f_r3)));
  2331. SET_H_FSR (FLD (f_r1), opval);
  2332. CGEN_TRACE_RESULT (current_cpu, abuf, "fsr", 'f', opval);
  2333. }
  2334. return vpc;
  2335. #undef FLD
  2336. }
  2337. /* lf-mul-d32: lf.mul.d $rDD32F,$rAD32F,$rBD32F */
  2338. static SEM_PC
  2339. SEM_FN_NAME (or1k32bf,lf_mul_d32) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2340. {
  2341. #define FLD(f) abuf->fields.sfmt_lf_add_d32.f
  2342. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2343. int UNUSED written = 0;
  2344. IADDR UNUSED pc = abuf->addr;
  2345. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2346. {
  2347. DF opval = CGEN_CPU_FPU (current_cpu)->ops->muldf (CGEN_CPU_FPU (current_cpu), GET_H_FD32R (FLD (f_rad32)), GET_H_FD32R (FLD (f_rbd32)));
  2348. SET_H_FD32R (FLD (f_rdd32), opval);
  2349. CGEN_TRACE_RESULT (current_cpu, abuf, "fd32r", 'f', opval);
  2350. }
  2351. return vpc;
  2352. #undef FLD
  2353. }
  2354. /* lf-div-s: lf.div.s $rDSF,$rASF,$rBSF */
  2355. static SEM_PC
  2356. SEM_FN_NAME (or1k32bf,lf_div_s) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2357. {
  2358. #define FLD(f) abuf->fields.sfmt_l_sll.f
  2359. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2360. int UNUSED written = 0;
  2361. IADDR UNUSED pc = abuf->addr;
  2362. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2363. {
  2364. SF opval = CGEN_CPU_FPU (current_cpu)->ops->divsf (CGEN_CPU_FPU (current_cpu), GET_H_FSR (FLD (f_r2)), GET_H_FSR (FLD (f_r3)));
  2365. SET_H_FSR (FLD (f_r1), opval);
  2366. CGEN_TRACE_RESULT (current_cpu, abuf, "fsr", 'f', opval);
  2367. }
  2368. return vpc;
  2369. #undef FLD
  2370. }
  2371. /* lf-div-d32: lf.div.d $rDD32F,$rAD32F,$rBD32F */
  2372. static SEM_PC
  2373. SEM_FN_NAME (or1k32bf,lf_div_d32) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2374. {
  2375. #define FLD(f) abuf->fields.sfmt_lf_add_d32.f
  2376. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2377. int UNUSED written = 0;
  2378. IADDR UNUSED pc = abuf->addr;
  2379. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2380. {
  2381. DF opval = CGEN_CPU_FPU (current_cpu)->ops->divdf (CGEN_CPU_FPU (current_cpu), GET_H_FD32R (FLD (f_rad32)), GET_H_FD32R (FLD (f_rbd32)));
  2382. SET_H_FD32R (FLD (f_rdd32), opval);
  2383. CGEN_TRACE_RESULT (current_cpu, abuf, "fd32r", 'f', opval);
  2384. }
  2385. return vpc;
  2386. #undef FLD
  2387. }
  2388. /* lf-rem-s: lf.rem.s $rDSF,$rASF,$rBSF */
  2389. static SEM_PC
  2390. SEM_FN_NAME (or1k32bf,lf_rem_s) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2391. {
  2392. #define FLD(f) abuf->fields.sfmt_l_sll.f
  2393. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2394. int UNUSED written = 0;
  2395. IADDR UNUSED pc = abuf->addr;
  2396. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2397. {
  2398. SF opval = CGEN_CPU_FPU (current_cpu)->ops->remsf (CGEN_CPU_FPU (current_cpu), GET_H_FSR (FLD (f_r2)), GET_H_FSR (FLD (f_r3)));
  2399. SET_H_FSR (FLD (f_r1), opval);
  2400. CGEN_TRACE_RESULT (current_cpu, abuf, "fsr", 'f', opval);
  2401. }
  2402. return vpc;
  2403. #undef FLD
  2404. }
  2405. /* lf-rem-d32: lf.rem.d $rDD32F,$rAD32F,$rBD32F */
  2406. static SEM_PC
  2407. SEM_FN_NAME (or1k32bf,lf_rem_d32) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2408. {
  2409. #define FLD(f) abuf->fields.sfmt_lf_add_d32.f
  2410. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2411. int UNUSED written = 0;
  2412. IADDR UNUSED pc = abuf->addr;
  2413. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2414. {
  2415. DF opval = CGEN_CPU_FPU (current_cpu)->ops->remdf (CGEN_CPU_FPU (current_cpu), GET_H_FD32R (FLD (f_rad32)), GET_H_FD32R (FLD (f_rbd32)));
  2416. SET_H_FD32R (FLD (f_rdd32), opval);
  2417. CGEN_TRACE_RESULT (current_cpu, abuf, "fd32r", 'f', opval);
  2418. }
  2419. return vpc;
  2420. #undef FLD
  2421. }
  2422. /* lf-itof-s: lf.itof.s $rDSF,$rA */
  2423. static SEM_PC
  2424. SEM_FN_NAME (or1k32bf,lf_itof_s) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2425. {
  2426. #define FLD(f) abuf->fields.sfmt_l_slli.f
  2427. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2428. int UNUSED written = 0;
  2429. IADDR UNUSED pc = abuf->addr;
  2430. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2431. {
  2432. SF opval = CGEN_CPU_FPU (current_cpu)->ops->floatsisf (CGEN_CPU_FPU (current_cpu), (GET_H_SYS_FPCSR_RM () == 0) ? (1) : (GET_H_SYS_FPCSR_RM () == 1) ? (3) : (GET_H_SYS_FPCSR_RM () == 2) ? (4) : (5), TRUNCSISI (GET_H_GPR (FLD (f_r2))));
  2433. SET_H_FSR (FLD (f_r1), opval);
  2434. CGEN_TRACE_RESULT (current_cpu, abuf, "fsr", 'f', opval);
  2435. }
  2436. return vpc;
  2437. #undef FLD
  2438. }
  2439. /* lf-itof-d32: lf.itof.d $rDD32F,$rADI */
  2440. static SEM_PC
  2441. SEM_FN_NAME (or1k32bf,lf_itof_d32) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2442. {
  2443. #define FLD(f) abuf->fields.sfmt_lf_add_d32.f
  2444. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2445. int UNUSED written = 0;
  2446. IADDR UNUSED pc = abuf->addr;
  2447. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2448. {
  2449. DF opval = CGEN_CPU_FPU (current_cpu)->ops->floatdidf (CGEN_CPU_FPU (current_cpu), (GET_H_SYS_FPCSR_RM () == 0) ? (1) : (GET_H_SYS_FPCSR_RM () == 1) ? (3) : (GET_H_SYS_FPCSR_RM () == 2) ? (4) : (5), GET_H_I64R (FLD (f_rad32)));
  2450. SET_H_FD32R (FLD (f_rdd32), opval);
  2451. CGEN_TRACE_RESULT (current_cpu, abuf, "fd32r", 'f', opval);
  2452. }
  2453. return vpc;
  2454. #undef FLD
  2455. }
  2456. /* lf-ftoi-s: lf.ftoi.s $rD,$rASF */
  2457. static SEM_PC
  2458. SEM_FN_NAME (or1k32bf,lf_ftoi_s) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2459. {
  2460. #define FLD(f) abuf->fields.sfmt_l_slli.f
  2461. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2462. int UNUSED written = 0;
  2463. IADDR UNUSED pc = abuf->addr;
  2464. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2465. {
  2466. SI opval = EXTSISI (CGEN_CPU_FPU (current_cpu)->ops->fixsfsi (CGEN_CPU_FPU (current_cpu), (GET_H_SYS_FPCSR_RM () == 0) ? (1) : (GET_H_SYS_FPCSR_RM () == 1) ? (3) : (GET_H_SYS_FPCSR_RM () == 2) ? (4) : (5), GET_H_FSR (FLD (f_r2))));
  2467. SET_H_GPR (FLD (f_r1), opval);
  2468. CGEN_TRACE_RESULT (current_cpu, abuf, "gpr", 'x', opval);
  2469. }
  2470. return vpc;
  2471. #undef FLD
  2472. }
  2473. /* lf-ftoi-d32: lf.ftoi.d $rDDI,$rAD32F */
  2474. static SEM_PC
  2475. SEM_FN_NAME (or1k32bf,lf_ftoi_d32) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2476. {
  2477. #define FLD(f) abuf->fields.sfmt_lf_add_d32.f
  2478. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2479. int UNUSED written = 0;
  2480. IADDR UNUSED pc = abuf->addr;
  2481. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2482. {
  2483. DI opval = CGEN_CPU_FPU (current_cpu)->ops->fixdfdi (CGEN_CPU_FPU (current_cpu), (GET_H_SYS_FPCSR_RM () == 0) ? (1) : (GET_H_SYS_FPCSR_RM () == 1) ? (3) : (GET_H_SYS_FPCSR_RM () == 2) ? (4) : (5), GET_H_FD32R (FLD (f_rad32)));
  2484. SET_H_I64R (FLD (f_rdd32), opval);
  2485. CGEN_TRACE_RESULT (current_cpu, abuf, "i64r", 'D', opval);
  2486. }
  2487. return vpc;
  2488. #undef FLD
  2489. }
  2490. /* lf-sfeq-s: lf.sfeq.s $rASF,$rBSF */
  2491. static SEM_PC
  2492. SEM_FN_NAME (or1k32bf,lf_sfeq_s) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2493. {
  2494. #define FLD(f) abuf->fields.sfmt_l_sll.f
  2495. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2496. int UNUSED written = 0;
  2497. IADDR UNUSED pc = abuf->addr;
  2498. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2499. {
  2500. BI opval = CGEN_CPU_FPU (current_cpu)->ops->eqsf (CGEN_CPU_FPU (current_cpu), GET_H_FSR (FLD (f_r2)), GET_H_FSR (FLD (f_r3)));
  2501. SET_H_SYS_SR_F (opval);
  2502. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  2503. }
  2504. return vpc;
  2505. #undef FLD
  2506. }
  2507. /* lf-sfeq-d32: lf.sfeq.d $rAD32F,$rBD32F */
  2508. static SEM_PC
  2509. SEM_FN_NAME (or1k32bf,lf_sfeq_d32) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2510. {
  2511. #define FLD(f) abuf->fields.sfmt_lf_add_d32.f
  2512. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2513. int UNUSED written = 0;
  2514. IADDR UNUSED pc = abuf->addr;
  2515. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2516. {
  2517. BI opval = CGEN_CPU_FPU (current_cpu)->ops->eqdf (CGEN_CPU_FPU (current_cpu), GET_H_FD32R (FLD (f_rad32)), GET_H_FD32R (FLD (f_rbd32)));
  2518. SET_H_SYS_SR_F (opval);
  2519. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  2520. }
  2521. return vpc;
  2522. #undef FLD
  2523. }
  2524. /* lf-sfne-s: lf.sfne.s $rASF,$rBSF */
  2525. static SEM_PC
  2526. SEM_FN_NAME (or1k32bf,lf_sfne_s) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2527. {
  2528. #define FLD(f) abuf->fields.sfmt_l_sll.f
  2529. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2530. int UNUSED written = 0;
  2531. IADDR UNUSED pc = abuf->addr;
  2532. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2533. {
  2534. BI opval = CGEN_CPU_FPU (current_cpu)->ops->nesf (CGEN_CPU_FPU (current_cpu), GET_H_FSR (FLD (f_r2)), GET_H_FSR (FLD (f_r3)));
  2535. SET_H_SYS_SR_F (opval);
  2536. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  2537. }
  2538. return vpc;
  2539. #undef FLD
  2540. }
  2541. /* lf-sfne-d32: lf.sfne.d $rAD32F,$rBD32F */
  2542. static SEM_PC
  2543. SEM_FN_NAME (or1k32bf,lf_sfne_d32) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2544. {
  2545. #define FLD(f) abuf->fields.sfmt_lf_add_d32.f
  2546. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2547. int UNUSED written = 0;
  2548. IADDR UNUSED pc = abuf->addr;
  2549. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2550. {
  2551. BI opval = CGEN_CPU_FPU (current_cpu)->ops->nedf (CGEN_CPU_FPU (current_cpu), GET_H_FD32R (FLD (f_rad32)), GET_H_FD32R (FLD (f_rbd32)));
  2552. SET_H_SYS_SR_F (opval);
  2553. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  2554. }
  2555. return vpc;
  2556. #undef FLD
  2557. }
  2558. /* lf-sfge-s: lf.sfge.s $rASF,$rBSF */
  2559. static SEM_PC
  2560. SEM_FN_NAME (or1k32bf,lf_sfge_s) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2561. {
  2562. #define FLD(f) abuf->fields.sfmt_l_sll.f
  2563. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2564. int UNUSED written = 0;
  2565. IADDR UNUSED pc = abuf->addr;
  2566. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2567. {
  2568. BI opval = CGEN_CPU_FPU (current_cpu)->ops->gesf (CGEN_CPU_FPU (current_cpu), GET_H_FSR (FLD (f_r2)), GET_H_FSR (FLD (f_r3)));
  2569. SET_H_SYS_SR_F (opval);
  2570. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  2571. }
  2572. return vpc;
  2573. #undef FLD
  2574. }
  2575. /* lf-sfge-d32: lf.sfge.d $rAD32F,$rBD32F */
  2576. static SEM_PC
  2577. SEM_FN_NAME (or1k32bf,lf_sfge_d32) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2578. {
  2579. #define FLD(f) abuf->fields.sfmt_lf_add_d32.f
  2580. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2581. int UNUSED written = 0;
  2582. IADDR UNUSED pc = abuf->addr;
  2583. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2584. {
  2585. BI opval = CGEN_CPU_FPU (current_cpu)->ops->gedf (CGEN_CPU_FPU (current_cpu), GET_H_FD32R (FLD (f_rad32)), GET_H_FD32R (FLD (f_rbd32)));
  2586. SET_H_SYS_SR_F (opval);
  2587. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  2588. }
  2589. return vpc;
  2590. #undef FLD
  2591. }
  2592. /* lf-sfgt-s: lf.sfgt.s $rASF,$rBSF */
  2593. static SEM_PC
  2594. SEM_FN_NAME (or1k32bf,lf_sfgt_s) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2595. {
  2596. #define FLD(f) abuf->fields.sfmt_l_sll.f
  2597. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2598. int UNUSED written = 0;
  2599. IADDR UNUSED pc = abuf->addr;
  2600. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2601. {
  2602. BI opval = CGEN_CPU_FPU (current_cpu)->ops->gtsf (CGEN_CPU_FPU (current_cpu), GET_H_FSR (FLD (f_r2)), GET_H_FSR (FLD (f_r3)));
  2603. SET_H_SYS_SR_F (opval);
  2604. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  2605. }
  2606. return vpc;
  2607. #undef FLD
  2608. }
  2609. /* lf-sfgt-d32: lf.sfgt.d $rAD32F,$rBD32F */
  2610. static SEM_PC
  2611. SEM_FN_NAME (or1k32bf,lf_sfgt_d32) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2612. {
  2613. #define FLD(f) abuf->fields.sfmt_lf_add_d32.f
  2614. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2615. int UNUSED written = 0;
  2616. IADDR UNUSED pc = abuf->addr;
  2617. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2618. {
  2619. BI opval = CGEN_CPU_FPU (current_cpu)->ops->gtdf (CGEN_CPU_FPU (current_cpu), GET_H_FD32R (FLD (f_rad32)), GET_H_FD32R (FLD (f_rbd32)));
  2620. SET_H_SYS_SR_F (opval);
  2621. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  2622. }
  2623. return vpc;
  2624. #undef FLD
  2625. }
  2626. /* lf-sflt-s: lf.sflt.s $rASF,$rBSF */
  2627. static SEM_PC
  2628. SEM_FN_NAME (or1k32bf,lf_sflt_s) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2629. {
  2630. #define FLD(f) abuf->fields.sfmt_l_sll.f
  2631. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2632. int UNUSED written = 0;
  2633. IADDR UNUSED pc = abuf->addr;
  2634. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2635. {
  2636. BI opval = CGEN_CPU_FPU (current_cpu)->ops->ltsf (CGEN_CPU_FPU (current_cpu), GET_H_FSR (FLD (f_r2)), GET_H_FSR (FLD (f_r3)));
  2637. SET_H_SYS_SR_F (opval);
  2638. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  2639. }
  2640. return vpc;
  2641. #undef FLD
  2642. }
  2643. /* lf-sflt-d32: lf.sflt.d $rAD32F,$rBD32F */
  2644. static SEM_PC
  2645. SEM_FN_NAME (or1k32bf,lf_sflt_d32) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2646. {
  2647. #define FLD(f) abuf->fields.sfmt_lf_add_d32.f
  2648. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2649. int UNUSED written = 0;
  2650. IADDR UNUSED pc = abuf->addr;
  2651. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2652. {
  2653. BI opval = CGEN_CPU_FPU (current_cpu)->ops->ltdf (CGEN_CPU_FPU (current_cpu), GET_H_FD32R (FLD (f_rad32)), GET_H_FD32R (FLD (f_rbd32)));
  2654. SET_H_SYS_SR_F (opval);
  2655. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  2656. }
  2657. return vpc;
  2658. #undef FLD
  2659. }
  2660. /* lf-sfle-s: lf.sfle.s $rASF,$rBSF */
  2661. static SEM_PC
  2662. SEM_FN_NAME (or1k32bf,lf_sfle_s) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2663. {
  2664. #define FLD(f) abuf->fields.sfmt_l_sll.f
  2665. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2666. int UNUSED written = 0;
  2667. IADDR UNUSED pc = abuf->addr;
  2668. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2669. {
  2670. BI opval = CGEN_CPU_FPU (current_cpu)->ops->lesf (CGEN_CPU_FPU (current_cpu), GET_H_FSR (FLD (f_r2)), GET_H_FSR (FLD (f_r3)));
  2671. SET_H_SYS_SR_F (opval);
  2672. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  2673. }
  2674. return vpc;
  2675. #undef FLD
  2676. }
  2677. /* lf-sfle-d32: lf.sfle.d $rAD32F,$rBD32F */
  2678. static SEM_PC
  2679. SEM_FN_NAME (or1k32bf,lf_sfle_d32) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2680. {
  2681. #define FLD(f) abuf->fields.sfmt_lf_add_d32.f
  2682. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2683. int UNUSED written = 0;
  2684. IADDR UNUSED pc = abuf->addr;
  2685. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2686. {
  2687. BI opval = CGEN_CPU_FPU (current_cpu)->ops->ledf (CGEN_CPU_FPU (current_cpu), GET_H_FD32R (FLD (f_rad32)), GET_H_FD32R (FLD (f_rbd32)));
  2688. SET_H_SYS_SR_F (opval);
  2689. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  2690. }
  2691. return vpc;
  2692. #undef FLD
  2693. }
  2694. /* lf-sfueq-s: lf.sfueq.s $rASF,$rBSF */
  2695. static SEM_PC
  2696. SEM_FN_NAME (or1k32bf,lf_sfueq_s) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2697. {
  2698. #define FLD(f) abuf->fields.sfmt_l_sll.f
  2699. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2700. int UNUSED written = 0;
  2701. IADDR UNUSED pc = abuf->addr;
  2702. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2703. {
  2704. BI opval = ORBI (CGEN_CPU_FPU (current_cpu)->ops->unorderedsf (CGEN_CPU_FPU (current_cpu), GET_H_FSR (FLD (f_r2)), GET_H_FSR (FLD (f_r3))), CGEN_CPU_FPU (current_cpu)->ops->eqsf (CGEN_CPU_FPU (current_cpu), GET_H_FSR (FLD (f_r2)), GET_H_FSR (FLD (f_r3))));
  2705. SET_H_SYS_SR_F (opval);
  2706. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  2707. }
  2708. return vpc;
  2709. #undef FLD
  2710. }
  2711. /* lf-sfueq-d32: lf.sfueq.d $rAD32F,$rBD32F */
  2712. static SEM_PC
  2713. SEM_FN_NAME (or1k32bf,lf_sfueq_d32) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2714. {
  2715. #define FLD(f) abuf->fields.sfmt_lf_add_d32.f
  2716. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2717. int UNUSED written = 0;
  2718. IADDR UNUSED pc = abuf->addr;
  2719. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2720. {
  2721. BI opval = ORBI (CGEN_CPU_FPU (current_cpu)->ops->unordereddf (CGEN_CPU_FPU (current_cpu), GET_H_FD32R (FLD (f_rad32)), GET_H_FD32R (FLD (f_rbd32))), CGEN_CPU_FPU (current_cpu)->ops->eqdf (CGEN_CPU_FPU (current_cpu), GET_H_FD32R (FLD (f_rad32)), GET_H_FD32R (FLD (f_rbd32))));
  2722. SET_H_SYS_SR_F (opval);
  2723. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  2724. }
  2725. return vpc;
  2726. #undef FLD
  2727. }
  2728. /* lf-sfune-s: lf.sfune.s $rASF,$rBSF */
  2729. static SEM_PC
  2730. SEM_FN_NAME (or1k32bf,lf_sfune_s) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2731. {
  2732. #define FLD(f) abuf->fields.sfmt_l_sll.f
  2733. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2734. int UNUSED written = 0;
  2735. IADDR UNUSED pc = abuf->addr;
  2736. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2737. {
  2738. BI opval = ORBI (CGEN_CPU_FPU (current_cpu)->ops->unorderedsf (CGEN_CPU_FPU (current_cpu), GET_H_FSR (FLD (f_r2)), GET_H_FSR (FLD (f_r3))), CGEN_CPU_FPU (current_cpu)->ops->nesf (CGEN_CPU_FPU (current_cpu), GET_H_FSR (FLD (f_r2)), GET_H_FSR (FLD (f_r3))));
  2739. SET_H_SYS_SR_F (opval);
  2740. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  2741. }
  2742. return vpc;
  2743. #undef FLD
  2744. }
  2745. /* lf-sfune-d32: lf.sfune.d $rAD32F,$rBD32F */
  2746. static SEM_PC
  2747. SEM_FN_NAME (or1k32bf,lf_sfune_d32) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2748. {
  2749. #define FLD(f) abuf->fields.sfmt_lf_add_d32.f
  2750. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2751. int UNUSED written = 0;
  2752. IADDR UNUSED pc = abuf->addr;
  2753. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2754. {
  2755. BI opval = ORBI (CGEN_CPU_FPU (current_cpu)->ops->unordereddf (CGEN_CPU_FPU (current_cpu), GET_H_FD32R (FLD (f_rad32)), GET_H_FD32R (FLD (f_rbd32))), CGEN_CPU_FPU (current_cpu)->ops->nedf (CGEN_CPU_FPU (current_cpu), GET_H_FD32R (FLD (f_rad32)), GET_H_FD32R (FLD (f_rbd32))));
  2756. SET_H_SYS_SR_F (opval);
  2757. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  2758. }
  2759. return vpc;
  2760. #undef FLD
  2761. }
  2762. /* lf-sfugt-s: lf.sfugt.s $rASF,$rBSF */
  2763. static SEM_PC
  2764. SEM_FN_NAME (or1k32bf,lf_sfugt_s) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2765. {
  2766. #define FLD(f) abuf->fields.sfmt_l_sll.f
  2767. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2768. int UNUSED written = 0;
  2769. IADDR UNUSED pc = abuf->addr;
  2770. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2771. {
  2772. BI opval = ORBI (CGEN_CPU_FPU (current_cpu)->ops->unorderedsf (CGEN_CPU_FPU (current_cpu), GET_H_FSR (FLD (f_r2)), GET_H_FSR (FLD (f_r3))), CGEN_CPU_FPU (current_cpu)->ops->gtsf (CGEN_CPU_FPU (current_cpu), GET_H_FSR (FLD (f_r2)), GET_H_FSR (FLD (f_r3))));
  2773. SET_H_SYS_SR_F (opval);
  2774. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  2775. }
  2776. return vpc;
  2777. #undef FLD
  2778. }
  2779. /* lf-sfugt-d32: lf.sfugt.d $rAD32F,$rBD32F */
  2780. static SEM_PC
  2781. SEM_FN_NAME (or1k32bf,lf_sfugt_d32) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2782. {
  2783. #define FLD(f) abuf->fields.sfmt_lf_add_d32.f
  2784. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2785. int UNUSED written = 0;
  2786. IADDR UNUSED pc = abuf->addr;
  2787. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2788. {
  2789. BI opval = ORBI (CGEN_CPU_FPU (current_cpu)->ops->unordereddf (CGEN_CPU_FPU (current_cpu), GET_H_FD32R (FLD (f_rad32)), GET_H_FD32R (FLD (f_rbd32))), CGEN_CPU_FPU (current_cpu)->ops->gtdf (CGEN_CPU_FPU (current_cpu), GET_H_FD32R (FLD (f_rad32)), GET_H_FD32R (FLD (f_rbd32))));
  2790. SET_H_SYS_SR_F (opval);
  2791. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  2792. }
  2793. return vpc;
  2794. #undef FLD
  2795. }
  2796. /* lf-sfuge-s: lf.sfuge.s $rASF,$rBSF */
  2797. static SEM_PC
  2798. SEM_FN_NAME (or1k32bf,lf_sfuge_s) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2799. {
  2800. #define FLD(f) abuf->fields.sfmt_l_sll.f
  2801. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2802. int UNUSED written = 0;
  2803. IADDR UNUSED pc = abuf->addr;
  2804. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2805. {
  2806. BI opval = ORBI (CGEN_CPU_FPU (current_cpu)->ops->unorderedsf (CGEN_CPU_FPU (current_cpu), GET_H_FSR (FLD (f_r2)), GET_H_FSR (FLD (f_r3))), CGEN_CPU_FPU (current_cpu)->ops->gesf (CGEN_CPU_FPU (current_cpu), GET_H_FSR (FLD (f_r2)), GET_H_FSR (FLD (f_r3))));
  2807. SET_H_SYS_SR_F (opval);
  2808. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  2809. }
  2810. return vpc;
  2811. #undef FLD
  2812. }
  2813. /* lf-sfuge-d32: lf.sfuge.d $rAD32F,$rBD32F */
  2814. static SEM_PC
  2815. SEM_FN_NAME (or1k32bf,lf_sfuge_d32) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2816. {
  2817. #define FLD(f) abuf->fields.sfmt_lf_add_d32.f
  2818. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2819. int UNUSED written = 0;
  2820. IADDR UNUSED pc = abuf->addr;
  2821. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2822. {
  2823. BI opval = ORBI (CGEN_CPU_FPU (current_cpu)->ops->unordereddf (CGEN_CPU_FPU (current_cpu), GET_H_FD32R (FLD (f_rad32)), GET_H_FD32R (FLD (f_rbd32))), CGEN_CPU_FPU (current_cpu)->ops->gedf (CGEN_CPU_FPU (current_cpu), GET_H_FD32R (FLD (f_rad32)), GET_H_FD32R (FLD (f_rbd32))));
  2824. SET_H_SYS_SR_F (opval);
  2825. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  2826. }
  2827. return vpc;
  2828. #undef FLD
  2829. }
  2830. /* lf-sfult-s: lf.sfult.s $rASF,$rBSF */
  2831. static SEM_PC
  2832. SEM_FN_NAME (or1k32bf,lf_sfult_s) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2833. {
  2834. #define FLD(f) abuf->fields.sfmt_l_sll.f
  2835. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2836. int UNUSED written = 0;
  2837. IADDR UNUSED pc = abuf->addr;
  2838. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2839. {
  2840. BI opval = ORBI (CGEN_CPU_FPU (current_cpu)->ops->unorderedsf (CGEN_CPU_FPU (current_cpu), GET_H_FSR (FLD (f_r2)), GET_H_FSR (FLD (f_r3))), CGEN_CPU_FPU (current_cpu)->ops->ltsf (CGEN_CPU_FPU (current_cpu), GET_H_FSR (FLD (f_r2)), GET_H_FSR (FLD (f_r3))));
  2841. SET_H_SYS_SR_F (opval);
  2842. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  2843. }
  2844. return vpc;
  2845. #undef FLD
  2846. }
  2847. /* lf-sfult-d32: lf.sfult.d $rAD32F,$rBD32F */
  2848. static SEM_PC
  2849. SEM_FN_NAME (or1k32bf,lf_sfult_d32) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2850. {
  2851. #define FLD(f) abuf->fields.sfmt_lf_add_d32.f
  2852. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2853. int UNUSED written = 0;
  2854. IADDR UNUSED pc = abuf->addr;
  2855. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2856. {
  2857. BI opval = ORBI (CGEN_CPU_FPU (current_cpu)->ops->unordereddf (CGEN_CPU_FPU (current_cpu), GET_H_FD32R (FLD (f_rad32)), GET_H_FD32R (FLD (f_rbd32))), CGEN_CPU_FPU (current_cpu)->ops->ltdf (CGEN_CPU_FPU (current_cpu), GET_H_FD32R (FLD (f_rad32)), GET_H_FD32R (FLD (f_rbd32))));
  2858. SET_H_SYS_SR_F (opval);
  2859. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  2860. }
  2861. return vpc;
  2862. #undef FLD
  2863. }
  2864. /* lf-sfule-s: lf.sfule.s $rASF,$rBSF */
  2865. static SEM_PC
  2866. SEM_FN_NAME (or1k32bf,lf_sfule_s) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2867. {
  2868. #define FLD(f) abuf->fields.sfmt_l_sll.f
  2869. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2870. int UNUSED written = 0;
  2871. IADDR UNUSED pc = abuf->addr;
  2872. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2873. {
  2874. BI opval = ORBI (CGEN_CPU_FPU (current_cpu)->ops->unorderedsf (CGEN_CPU_FPU (current_cpu), GET_H_FSR (FLD (f_r2)), GET_H_FSR (FLD (f_r3))), CGEN_CPU_FPU (current_cpu)->ops->lesf (CGEN_CPU_FPU (current_cpu), GET_H_FSR (FLD (f_r2)), GET_H_FSR (FLD (f_r3))));
  2875. SET_H_SYS_SR_F (opval);
  2876. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  2877. }
  2878. return vpc;
  2879. #undef FLD
  2880. }
  2881. /* lf-sfule-d32: lf.sfule.d $rAD32F,$rBD32F */
  2882. static SEM_PC
  2883. SEM_FN_NAME (or1k32bf,lf_sfule_d32) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2884. {
  2885. #define FLD(f) abuf->fields.sfmt_lf_add_d32.f
  2886. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2887. int UNUSED written = 0;
  2888. IADDR UNUSED pc = abuf->addr;
  2889. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2890. {
  2891. BI opval = ORBI (CGEN_CPU_FPU (current_cpu)->ops->unordereddf (CGEN_CPU_FPU (current_cpu), GET_H_FD32R (FLD (f_rad32)), GET_H_FD32R (FLD (f_rbd32))), CGEN_CPU_FPU (current_cpu)->ops->ledf (CGEN_CPU_FPU (current_cpu), GET_H_FD32R (FLD (f_rad32)), GET_H_FD32R (FLD (f_rbd32))));
  2892. SET_H_SYS_SR_F (opval);
  2893. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  2894. }
  2895. return vpc;
  2896. #undef FLD
  2897. }
  2898. /* lf-sfun-s: lf.sfun.s $rASF,$rBSF */
  2899. static SEM_PC
  2900. SEM_FN_NAME (or1k32bf,lf_sfun_s) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2901. {
  2902. #define FLD(f) abuf->fields.sfmt_l_sll.f
  2903. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2904. int UNUSED written = 0;
  2905. IADDR UNUSED pc = abuf->addr;
  2906. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2907. {
  2908. BI opval = CGEN_CPU_FPU (current_cpu)->ops->unorderedsf (CGEN_CPU_FPU (current_cpu), GET_H_FSR (FLD (f_r2)), GET_H_FSR (FLD (f_r3)));
  2909. SET_H_SYS_SR_F (opval);
  2910. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  2911. }
  2912. return vpc;
  2913. #undef FLD
  2914. }
  2915. /* lf-sfun-d32: lf.sfun.d $rAD32F,$rBD32F */
  2916. static SEM_PC
  2917. SEM_FN_NAME (or1k32bf,lf_sfun_d32) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2918. {
  2919. #define FLD(f) abuf->fields.sfmt_lf_add_d32.f
  2920. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2921. int UNUSED written = 0;
  2922. IADDR UNUSED pc = abuf->addr;
  2923. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2924. {
  2925. BI opval = CGEN_CPU_FPU (current_cpu)->ops->unordereddf (CGEN_CPU_FPU (current_cpu), GET_H_FD32R (FLD (f_rad32)), GET_H_FD32R (FLD (f_rbd32)));
  2926. SET_H_SYS_SR_F (opval);
  2927. CGEN_TRACE_RESULT (current_cpu, abuf, "sys-sr-f", 'x', opval);
  2928. }
  2929. return vpc;
  2930. #undef FLD
  2931. }
  2932. /* lf-madd-s: lf.madd.s $rDSF,$rASF,$rBSF */
  2933. static SEM_PC
  2934. SEM_FN_NAME (or1k32bf,lf_madd_s) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2935. {
  2936. #define FLD(f) abuf->fields.sfmt_l_sll.f
  2937. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2938. int UNUSED written = 0;
  2939. IADDR UNUSED pc = abuf->addr;
  2940. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2941. {
  2942. SF opval = CGEN_CPU_FPU (current_cpu)->ops->addsf (CGEN_CPU_FPU (current_cpu), CGEN_CPU_FPU (current_cpu)->ops->mulsf (CGEN_CPU_FPU (current_cpu), GET_H_FSR (FLD (f_r2)), GET_H_FSR (FLD (f_r3))), GET_H_FSR (FLD (f_r1)));
  2943. SET_H_FSR (FLD (f_r1), opval);
  2944. CGEN_TRACE_RESULT (current_cpu, abuf, "fsr", 'f', opval);
  2945. }
  2946. return vpc;
  2947. #undef FLD
  2948. }
  2949. /* lf-madd-d32: lf.madd.d $rDD32F,$rAD32F,$rBD32F */
  2950. static SEM_PC
  2951. SEM_FN_NAME (or1k32bf,lf_madd_d32) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2952. {
  2953. #define FLD(f) abuf->fields.sfmt_lf_add_d32.f
  2954. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2955. int UNUSED written = 0;
  2956. IADDR UNUSED pc = abuf->addr;
  2957. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2958. {
  2959. DF opval = CGEN_CPU_FPU (current_cpu)->ops->adddf (CGEN_CPU_FPU (current_cpu), CGEN_CPU_FPU (current_cpu)->ops->muldf (CGEN_CPU_FPU (current_cpu), GET_H_FD32R (FLD (f_rad32)), GET_H_FD32R (FLD (f_rbd32))), GET_H_FD32R (FLD (f_rdd32)));
  2960. SET_H_FD32R (FLD (f_rdd32), opval);
  2961. CGEN_TRACE_RESULT (current_cpu, abuf, "fd32r", 'f', opval);
  2962. }
  2963. return vpc;
  2964. #undef FLD
  2965. }
  2966. /* lf-cust1-s: lf.cust1.s $rASF,$rBSF */
  2967. static SEM_PC
  2968. SEM_FN_NAME (or1k32bf,lf_cust1_s) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2969. {
  2970. #define FLD(f) abuf->fields.sfmt_empty.f
  2971. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2972. int UNUSED written = 0;
  2973. IADDR UNUSED pc = abuf->addr;
  2974. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2975. ((void) 0); /*nop*/
  2976. return vpc;
  2977. #undef FLD
  2978. }
  2979. /* lf-cust1-d32: lf.cust1.d */
  2980. static SEM_PC
  2981. SEM_FN_NAME (or1k32bf,lf_cust1_d32) (SIM_CPU *current_cpu, SEM_ARG sem_arg)
  2982. {
  2983. #define FLD(f) abuf->fields.sfmt_empty.f
  2984. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2985. int UNUSED written = 0;
  2986. IADDR UNUSED pc = abuf->addr;
  2987. SEM_PC vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2988. ((void) 0); /*nop*/
  2989. return vpc;
  2990. #undef FLD
  2991. }
  2992. /* Table of all semantic fns. */
  2993. static const struct sem_fn_desc sem_fns[] = {
  2994. { OR1K32BF_INSN_X_INVALID, SEM_FN_NAME (or1k32bf,x_invalid) },
  2995. { OR1K32BF_INSN_X_AFTER, SEM_FN_NAME (or1k32bf,x_after) },
  2996. { OR1K32BF_INSN_X_BEFORE, SEM_FN_NAME (or1k32bf,x_before) },
  2997. { OR1K32BF_INSN_X_CTI_CHAIN, SEM_FN_NAME (or1k32bf,x_cti_chain) },
  2998. { OR1K32BF_INSN_X_CHAIN, SEM_FN_NAME (or1k32bf,x_chain) },
  2999. { OR1K32BF_INSN_X_BEGIN, SEM_FN_NAME (or1k32bf,x_begin) },
  3000. { OR1K32BF_INSN_L_J, SEM_FN_NAME (or1k32bf,l_j) },
  3001. { OR1K32BF_INSN_L_ADRP, SEM_FN_NAME (or1k32bf,l_adrp) },
  3002. { OR1K32BF_INSN_L_JAL, SEM_FN_NAME (or1k32bf,l_jal) },
  3003. { OR1K32BF_INSN_L_JR, SEM_FN_NAME (or1k32bf,l_jr) },
  3004. { OR1K32BF_INSN_L_JALR, SEM_FN_NAME (or1k32bf,l_jalr) },
  3005. { OR1K32BF_INSN_L_BNF, SEM_FN_NAME (or1k32bf,l_bnf) },
  3006. { OR1K32BF_INSN_L_BF, SEM_FN_NAME (or1k32bf,l_bf) },
  3007. { OR1K32BF_INSN_L_TRAP, SEM_FN_NAME (or1k32bf,l_trap) },
  3008. { OR1K32BF_INSN_L_SYS, SEM_FN_NAME (or1k32bf,l_sys) },
  3009. { OR1K32BF_INSN_L_MSYNC, SEM_FN_NAME (or1k32bf,l_msync) },
  3010. { OR1K32BF_INSN_L_PSYNC, SEM_FN_NAME (or1k32bf,l_psync) },
  3011. { OR1K32BF_INSN_L_CSYNC, SEM_FN_NAME (or1k32bf,l_csync) },
  3012. { OR1K32BF_INSN_L_RFE, SEM_FN_NAME (or1k32bf,l_rfe) },
  3013. { OR1K32BF_INSN_L_NOP_IMM, SEM_FN_NAME (or1k32bf,l_nop_imm) },
  3014. { OR1K32BF_INSN_L_MOVHI, SEM_FN_NAME (or1k32bf,l_movhi) },
  3015. { OR1K32BF_INSN_L_MACRC, SEM_FN_NAME (or1k32bf,l_macrc) },
  3016. { OR1K32BF_INSN_L_MFSPR, SEM_FN_NAME (or1k32bf,l_mfspr) },
  3017. { OR1K32BF_INSN_L_MTSPR, SEM_FN_NAME (or1k32bf,l_mtspr) },
  3018. { OR1K32BF_INSN_L_LWZ, SEM_FN_NAME (or1k32bf,l_lwz) },
  3019. { OR1K32BF_INSN_L_LWS, SEM_FN_NAME (or1k32bf,l_lws) },
  3020. { OR1K32BF_INSN_L_LWA, SEM_FN_NAME (or1k32bf,l_lwa) },
  3021. { OR1K32BF_INSN_L_LBZ, SEM_FN_NAME (or1k32bf,l_lbz) },
  3022. { OR1K32BF_INSN_L_LBS, SEM_FN_NAME (or1k32bf,l_lbs) },
  3023. { OR1K32BF_INSN_L_LHZ, SEM_FN_NAME (or1k32bf,l_lhz) },
  3024. { OR1K32BF_INSN_L_LHS, SEM_FN_NAME (or1k32bf,l_lhs) },
  3025. { OR1K32BF_INSN_L_SW, SEM_FN_NAME (or1k32bf,l_sw) },
  3026. { OR1K32BF_INSN_L_SB, SEM_FN_NAME (or1k32bf,l_sb) },
  3027. { OR1K32BF_INSN_L_SH, SEM_FN_NAME (or1k32bf,l_sh) },
  3028. { OR1K32BF_INSN_L_SWA, SEM_FN_NAME (or1k32bf,l_swa) },
  3029. { OR1K32BF_INSN_L_SLL, SEM_FN_NAME (or1k32bf,l_sll) },
  3030. { OR1K32BF_INSN_L_SLLI, SEM_FN_NAME (or1k32bf,l_slli) },
  3031. { OR1K32BF_INSN_L_SRL, SEM_FN_NAME (or1k32bf,l_srl) },
  3032. { OR1K32BF_INSN_L_SRLI, SEM_FN_NAME (or1k32bf,l_srli) },
  3033. { OR1K32BF_INSN_L_SRA, SEM_FN_NAME (or1k32bf,l_sra) },
  3034. { OR1K32BF_INSN_L_SRAI, SEM_FN_NAME (or1k32bf,l_srai) },
  3035. { OR1K32BF_INSN_L_ROR, SEM_FN_NAME (or1k32bf,l_ror) },
  3036. { OR1K32BF_INSN_L_RORI, SEM_FN_NAME (or1k32bf,l_rori) },
  3037. { OR1K32BF_INSN_L_AND, SEM_FN_NAME (or1k32bf,l_and) },
  3038. { OR1K32BF_INSN_L_OR, SEM_FN_NAME (or1k32bf,l_or) },
  3039. { OR1K32BF_INSN_L_XOR, SEM_FN_NAME (or1k32bf,l_xor) },
  3040. { OR1K32BF_INSN_L_ADD, SEM_FN_NAME (or1k32bf,l_add) },
  3041. { OR1K32BF_INSN_L_SUB, SEM_FN_NAME (or1k32bf,l_sub) },
  3042. { OR1K32BF_INSN_L_ADDC, SEM_FN_NAME (or1k32bf,l_addc) },
  3043. { OR1K32BF_INSN_L_MUL, SEM_FN_NAME (or1k32bf,l_mul) },
  3044. { OR1K32BF_INSN_L_MULD, SEM_FN_NAME (or1k32bf,l_muld) },
  3045. { OR1K32BF_INSN_L_MULU, SEM_FN_NAME (or1k32bf,l_mulu) },
  3046. { OR1K32BF_INSN_L_MULDU, SEM_FN_NAME (or1k32bf,l_muldu) },
  3047. { OR1K32BF_INSN_L_DIV, SEM_FN_NAME (or1k32bf,l_div) },
  3048. { OR1K32BF_INSN_L_DIVU, SEM_FN_NAME (or1k32bf,l_divu) },
  3049. { OR1K32BF_INSN_L_FF1, SEM_FN_NAME (or1k32bf,l_ff1) },
  3050. { OR1K32BF_INSN_L_FL1, SEM_FN_NAME (or1k32bf,l_fl1) },
  3051. { OR1K32BF_INSN_L_ANDI, SEM_FN_NAME (or1k32bf,l_andi) },
  3052. { OR1K32BF_INSN_L_ORI, SEM_FN_NAME (or1k32bf,l_ori) },
  3053. { OR1K32BF_INSN_L_XORI, SEM_FN_NAME (or1k32bf,l_xori) },
  3054. { OR1K32BF_INSN_L_ADDI, SEM_FN_NAME (or1k32bf,l_addi) },
  3055. { OR1K32BF_INSN_L_ADDIC, SEM_FN_NAME (or1k32bf,l_addic) },
  3056. { OR1K32BF_INSN_L_MULI, SEM_FN_NAME (or1k32bf,l_muli) },
  3057. { OR1K32BF_INSN_L_EXTHS, SEM_FN_NAME (or1k32bf,l_exths) },
  3058. { OR1K32BF_INSN_L_EXTBS, SEM_FN_NAME (or1k32bf,l_extbs) },
  3059. { OR1K32BF_INSN_L_EXTHZ, SEM_FN_NAME (or1k32bf,l_exthz) },
  3060. { OR1K32BF_INSN_L_EXTBZ, SEM_FN_NAME (or1k32bf,l_extbz) },
  3061. { OR1K32BF_INSN_L_EXTWS, SEM_FN_NAME (or1k32bf,l_extws) },
  3062. { OR1K32BF_INSN_L_EXTWZ, SEM_FN_NAME (or1k32bf,l_extwz) },
  3063. { OR1K32BF_INSN_L_CMOV, SEM_FN_NAME (or1k32bf,l_cmov) },
  3064. { OR1K32BF_INSN_L_SFGTS, SEM_FN_NAME (or1k32bf,l_sfgts) },
  3065. { OR1K32BF_INSN_L_SFGTSI, SEM_FN_NAME (or1k32bf,l_sfgtsi) },
  3066. { OR1K32BF_INSN_L_SFGTU, SEM_FN_NAME (or1k32bf,l_sfgtu) },
  3067. { OR1K32BF_INSN_L_SFGTUI, SEM_FN_NAME (or1k32bf,l_sfgtui) },
  3068. { OR1K32BF_INSN_L_SFGES, SEM_FN_NAME (or1k32bf,l_sfges) },
  3069. { OR1K32BF_INSN_L_SFGESI, SEM_FN_NAME (or1k32bf,l_sfgesi) },
  3070. { OR1K32BF_INSN_L_SFGEU, SEM_FN_NAME (or1k32bf,l_sfgeu) },
  3071. { OR1K32BF_INSN_L_SFGEUI, SEM_FN_NAME (or1k32bf,l_sfgeui) },
  3072. { OR1K32BF_INSN_L_SFLTS, SEM_FN_NAME (or1k32bf,l_sflts) },
  3073. { OR1K32BF_INSN_L_SFLTSI, SEM_FN_NAME (or1k32bf,l_sfltsi) },
  3074. { OR1K32BF_INSN_L_SFLTU, SEM_FN_NAME (or1k32bf,l_sfltu) },
  3075. { OR1K32BF_INSN_L_SFLTUI, SEM_FN_NAME (or1k32bf,l_sfltui) },
  3076. { OR1K32BF_INSN_L_SFLES, SEM_FN_NAME (or1k32bf,l_sfles) },
  3077. { OR1K32BF_INSN_L_SFLESI, SEM_FN_NAME (or1k32bf,l_sflesi) },
  3078. { OR1K32BF_INSN_L_SFLEU, SEM_FN_NAME (or1k32bf,l_sfleu) },
  3079. { OR1K32BF_INSN_L_SFLEUI, SEM_FN_NAME (or1k32bf,l_sfleui) },
  3080. { OR1K32BF_INSN_L_SFEQ, SEM_FN_NAME (or1k32bf,l_sfeq) },
  3081. { OR1K32BF_INSN_L_SFEQI, SEM_FN_NAME (or1k32bf,l_sfeqi) },
  3082. { OR1K32BF_INSN_L_SFNE, SEM_FN_NAME (or1k32bf,l_sfne) },
  3083. { OR1K32BF_INSN_L_SFNEI, SEM_FN_NAME (or1k32bf,l_sfnei) },
  3084. { OR1K32BF_INSN_L_MAC, SEM_FN_NAME (or1k32bf,l_mac) },
  3085. { OR1K32BF_INSN_L_MACI, SEM_FN_NAME (or1k32bf,l_maci) },
  3086. { OR1K32BF_INSN_L_MACU, SEM_FN_NAME (or1k32bf,l_macu) },
  3087. { OR1K32BF_INSN_L_MSB, SEM_FN_NAME (or1k32bf,l_msb) },
  3088. { OR1K32BF_INSN_L_MSBU, SEM_FN_NAME (or1k32bf,l_msbu) },
  3089. { OR1K32BF_INSN_L_CUST1, SEM_FN_NAME (or1k32bf,l_cust1) },
  3090. { OR1K32BF_INSN_L_CUST2, SEM_FN_NAME (or1k32bf,l_cust2) },
  3091. { OR1K32BF_INSN_L_CUST3, SEM_FN_NAME (or1k32bf,l_cust3) },
  3092. { OR1K32BF_INSN_L_CUST4, SEM_FN_NAME (or1k32bf,l_cust4) },
  3093. { OR1K32BF_INSN_L_CUST5, SEM_FN_NAME (or1k32bf,l_cust5) },
  3094. { OR1K32BF_INSN_L_CUST6, SEM_FN_NAME (or1k32bf,l_cust6) },
  3095. { OR1K32BF_INSN_L_CUST7, SEM_FN_NAME (or1k32bf,l_cust7) },
  3096. { OR1K32BF_INSN_L_CUST8, SEM_FN_NAME (or1k32bf,l_cust8) },
  3097. { OR1K32BF_INSN_LF_ADD_S, SEM_FN_NAME (or1k32bf,lf_add_s) },
  3098. { OR1K32BF_INSN_LF_ADD_D32, SEM_FN_NAME (or1k32bf,lf_add_d32) },
  3099. { OR1K32BF_INSN_LF_SUB_S, SEM_FN_NAME (or1k32bf,lf_sub_s) },
  3100. { OR1K32BF_INSN_LF_SUB_D32, SEM_FN_NAME (or1k32bf,lf_sub_d32) },
  3101. { OR1K32BF_INSN_LF_MUL_S, SEM_FN_NAME (or1k32bf,lf_mul_s) },
  3102. { OR1K32BF_INSN_LF_MUL_D32, SEM_FN_NAME (or1k32bf,lf_mul_d32) },
  3103. { OR1K32BF_INSN_LF_DIV_S, SEM_FN_NAME (or1k32bf,lf_div_s) },
  3104. { OR1K32BF_INSN_LF_DIV_D32, SEM_FN_NAME (or1k32bf,lf_div_d32) },
  3105. { OR1K32BF_INSN_LF_REM_S, SEM_FN_NAME (or1k32bf,lf_rem_s) },
  3106. { OR1K32BF_INSN_LF_REM_D32, SEM_FN_NAME (or1k32bf,lf_rem_d32) },
  3107. { OR1K32BF_INSN_LF_ITOF_S, SEM_FN_NAME (or1k32bf,lf_itof_s) },
  3108. { OR1K32BF_INSN_LF_ITOF_D32, SEM_FN_NAME (or1k32bf,lf_itof_d32) },
  3109. { OR1K32BF_INSN_LF_FTOI_S, SEM_FN_NAME (or1k32bf,lf_ftoi_s) },
  3110. { OR1K32BF_INSN_LF_FTOI_D32, SEM_FN_NAME (or1k32bf,lf_ftoi_d32) },
  3111. { OR1K32BF_INSN_LF_SFEQ_S, SEM_FN_NAME (or1k32bf,lf_sfeq_s) },
  3112. { OR1K32BF_INSN_LF_SFEQ_D32, SEM_FN_NAME (or1k32bf,lf_sfeq_d32) },
  3113. { OR1K32BF_INSN_LF_SFNE_S, SEM_FN_NAME (or1k32bf,lf_sfne_s) },
  3114. { OR1K32BF_INSN_LF_SFNE_D32, SEM_FN_NAME (or1k32bf,lf_sfne_d32) },
  3115. { OR1K32BF_INSN_LF_SFGE_S, SEM_FN_NAME (or1k32bf,lf_sfge_s) },
  3116. { OR1K32BF_INSN_LF_SFGE_D32, SEM_FN_NAME (or1k32bf,lf_sfge_d32) },
  3117. { OR1K32BF_INSN_LF_SFGT_S, SEM_FN_NAME (or1k32bf,lf_sfgt_s) },
  3118. { OR1K32BF_INSN_LF_SFGT_D32, SEM_FN_NAME (or1k32bf,lf_sfgt_d32) },
  3119. { OR1K32BF_INSN_LF_SFLT_S, SEM_FN_NAME (or1k32bf,lf_sflt_s) },
  3120. { OR1K32BF_INSN_LF_SFLT_D32, SEM_FN_NAME (or1k32bf,lf_sflt_d32) },
  3121. { OR1K32BF_INSN_LF_SFLE_S, SEM_FN_NAME (or1k32bf,lf_sfle_s) },
  3122. { OR1K32BF_INSN_LF_SFLE_D32, SEM_FN_NAME (or1k32bf,lf_sfle_d32) },
  3123. { OR1K32BF_INSN_LF_SFUEQ_S, SEM_FN_NAME (or1k32bf,lf_sfueq_s) },
  3124. { OR1K32BF_INSN_LF_SFUEQ_D32, SEM_FN_NAME (or1k32bf,lf_sfueq_d32) },
  3125. { OR1K32BF_INSN_LF_SFUNE_S, SEM_FN_NAME (or1k32bf,lf_sfune_s) },
  3126. { OR1K32BF_INSN_LF_SFUNE_D32, SEM_FN_NAME (or1k32bf,lf_sfune_d32) },
  3127. { OR1K32BF_INSN_LF_SFUGT_S, SEM_FN_NAME (or1k32bf,lf_sfugt_s) },
  3128. { OR1K32BF_INSN_LF_SFUGT_D32, SEM_FN_NAME (or1k32bf,lf_sfugt_d32) },
  3129. { OR1K32BF_INSN_LF_SFUGE_S, SEM_FN_NAME (or1k32bf,lf_sfuge_s) },
  3130. { OR1K32BF_INSN_LF_SFUGE_D32, SEM_FN_NAME (or1k32bf,lf_sfuge_d32) },
  3131. { OR1K32BF_INSN_LF_SFULT_S, SEM_FN_NAME (or1k32bf,lf_sfult_s) },
  3132. { OR1K32BF_INSN_LF_SFULT_D32, SEM_FN_NAME (or1k32bf,lf_sfult_d32) },
  3133. { OR1K32BF_INSN_LF_SFULE_S, SEM_FN_NAME (or1k32bf,lf_sfule_s) },
  3134. { OR1K32BF_INSN_LF_SFULE_D32, SEM_FN_NAME (or1k32bf,lf_sfule_d32) },
  3135. { OR1K32BF_INSN_LF_SFUN_S, SEM_FN_NAME (or1k32bf,lf_sfun_s) },
  3136. { OR1K32BF_INSN_LF_SFUN_D32, SEM_FN_NAME (or1k32bf,lf_sfun_d32) },
  3137. { OR1K32BF_INSN_LF_MADD_S, SEM_FN_NAME (or1k32bf,lf_madd_s) },
  3138. { OR1K32BF_INSN_LF_MADD_D32, SEM_FN_NAME (or1k32bf,lf_madd_d32) },
  3139. { OR1K32BF_INSN_LF_CUST1_S, SEM_FN_NAME (or1k32bf,lf_cust1_s) },
  3140. { OR1K32BF_INSN_LF_CUST1_D32, SEM_FN_NAME (or1k32bf,lf_cust1_d32) },
  3141. { 0, 0 }
  3142. };
  3143. /* Add the semantic fns to IDESC_TABLE. */
  3144. void
  3145. SEM_FN_NAME (or1k32bf,init_idesc_table) (SIM_CPU *current_cpu)
  3146. {
  3147. IDESC *idesc_table = CPU_IDESC (current_cpu);
  3148. const struct sem_fn_desc *sf;
  3149. int mach_num = MACH_NUM (CPU_MACH (current_cpu));
  3150. for (sf = &sem_fns[0]; sf->fn != 0; ++sf)
  3151. {
  3152. const CGEN_INSN *insn = idesc_table[sf->index].idata;
  3153. int valid_p = (CGEN_INSN_VIRTUAL_P (insn)
  3154. || CGEN_INSN_MACH_HAS_P (insn, mach_num));
  3155. #if FAST_P
  3156. if (valid_p)
  3157. idesc_table[sf->index].sem_fast = sf->fn;
  3158. else
  3159. idesc_table[sf->index].sem_fast = SEM_FN_NAME (or1k32bf,x_invalid);
  3160. #else
  3161. if (valid_p)
  3162. idesc_table[sf->index].sem_full = sf->fn;
  3163. else
  3164. idesc_table[sf->index].sem_full = SEM_FN_NAME (or1k32bf,x_invalid);
  3165. #endif
  3166. }
  3167. }