sem2-switch.c 177 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817
  1. /* Simulator instruction semantics for m32r2f.
  2. THIS FILE IS MACHINE GENERATED WITH CGEN.
  3. Copyright 1996-2022 Free Software Foundation, Inc.
  4. This file is part of the GNU simulators.
  5. This file is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 3, or (at your option)
  8. any later version.
  9. It is distributed in the hope that it will be useful, but WITHOUT
  10. ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  11. or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
  12. License for more details.
  13. You should have received a copy of the GNU General Public License along
  14. with this program; if not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #ifdef DEFINE_LABELS
  17. /* The labels have the case they have because the enum of insn types
  18. is all uppercase and in the non-stdc case the insn symbol is built
  19. into the enum name. */
  20. static struct {
  21. int index;
  22. void *label;
  23. } labels[] = {
  24. { M32R2F_INSN_X_INVALID, && case_sem_INSN_X_INVALID },
  25. { M32R2F_INSN_X_AFTER, && case_sem_INSN_X_AFTER },
  26. { M32R2F_INSN_X_BEFORE, && case_sem_INSN_X_BEFORE },
  27. { M32R2F_INSN_X_CTI_CHAIN, && case_sem_INSN_X_CTI_CHAIN },
  28. { M32R2F_INSN_X_CHAIN, && case_sem_INSN_X_CHAIN },
  29. { M32R2F_INSN_X_BEGIN, && case_sem_INSN_X_BEGIN },
  30. { M32R2F_INSN_ADD, && case_sem_INSN_ADD },
  31. { M32R2F_INSN_ADD3, && case_sem_INSN_ADD3 },
  32. { M32R2F_INSN_AND, && case_sem_INSN_AND },
  33. { M32R2F_INSN_AND3, && case_sem_INSN_AND3 },
  34. { M32R2F_INSN_OR, && case_sem_INSN_OR },
  35. { M32R2F_INSN_OR3, && case_sem_INSN_OR3 },
  36. { M32R2F_INSN_XOR, && case_sem_INSN_XOR },
  37. { M32R2F_INSN_XOR3, && case_sem_INSN_XOR3 },
  38. { M32R2F_INSN_ADDI, && case_sem_INSN_ADDI },
  39. { M32R2F_INSN_ADDV, && case_sem_INSN_ADDV },
  40. { M32R2F_INSN_ADDV3, && case_sem_INSN_ADDV3 },
  41. { M32R2F_INSN_ADDX, && case_sem_INSN_ADDX },
  42. { M32R2F_INSN_BC8, && case_sem_INSN_BC8 },
  43. { M32R2F_INSN_BC24, && case_sem_INSN_BC24 },
  44. { M32R2F_INSN_BEQ, && case_sem_INSN_BEQ },
  45. { M32R2F_INSN_BEQZ, && case_sem_INSN_BEQZ },
  46. { M32R2F_INSN_BGEZ, && case_sem_INSN_BGEZ },
  47. { M32R2F_INSN_BGTZ, && case_sem_INSN_BGTZ },
  48. { M32R2F_INSN_BLEZ, && case_sem_INSN_BLEZ },
  49. { M32R2F_INSN_BLTZ, && case_sem_INSN_BLTZ },
  50. { M32R2F_INSN_BNEZ, && case_sem_INSN_BNEZ },
  51. { M32R2F_INSN_BL8, && case_sem_INSN_BL8 },
  52. { M32R2F_INSN_BL24, && case_sem_INSN_BL24 },
  53. { M32R2F_INSN_BCL8, && case_sem_INSN_BCL8 },
  54. { M32R2F_INSN_BCL24, && case_sem_INSN_BCL24 },
  55. { M32R2F_INSN_BNC8, && case_sem_INSN_BNC8 },
  56. { M32R2F_INSN_BNC24, && case_sem_INSN_BNC24 },
  57. { M32R2F_INSN_BNE, && case_sem_INSN_BNE },
  58. { M32R2F_INSN_BRA8, && case_sem_INSN_BRA8 },
  59. { M32R2F_INSN_BRA24, && case_sem_INSN_BRA24 },
  60. { M32R2F_INSN_BNCL8, && case_sem_INSN_BNCL8 },
  61. { M32R2F_INSN_BNCL24, && case_sem_INSN_BNCL24 },
  62. { M32R2F_INSN_CMP, && case_sem_INSN_CMP },
  63. { M32R2F_INSN_CMPI, && case_sem_INSN_CMPI },
  64. { M32R2F_INSN_CMPU, && case_sem_INSN_CMPU },
  65. { M32R2F_INSN_CMPUI, && case_sem_INSN_CMPUI },
  66. { M32R2F_INSN_CMPEQ, && case_sem_INSN_CMPEQ },
  67. { M32R2F_INSN_CMPZ, && case_sem_INSN_CMPZ },
  68. { M32R2F_INSN_DIV, && case_sem_INSN_DIV },
  69. { M32R2F_INSN_DIVU, && case_sem_INSN_DIVU },
  70. { M32R2F_INSN_REM, && case_sem_INSN_REM },
  71. { M32R2F_INSN_REMU, && case_sem_INSN_REMU },
  72. { M32R2F_INSN_REMH, && case_sem_INSN_REMH },
  73. { M32R2F_INSN_REMUH, && case_sem_INSN_REMUH },
  74. { M32R2F_INSN_REMB, && case_sem_INSN_REMB },
  75. { M32R2F_INSN_REMUB, && case_sem_INSN_REMUB },
  76. { M32R2F_INSN_DIVUH, && case_sem_INSN_DIVUH },
  77. { M32R2F_INSN_DIVB, && case_sem_INSN_DIVB },
  78. { M32R2F_INSN_DIVUB, && case_sem_INSN_DIVUB },
  79. { M32R2F_INSN_DIVH, && case_sem_INSN_DIVH },
  80. { M32R2F_INSN_JC, && case_sem_INSN_JC },
  81. { M32R2F_INSN_JNC, && case_sem_INSN_JNC },
  82. { M32R2F_INSN_JL, && case_sem_INSN_JL },
  83. { M32R2F_INSN_JMP, && case_sem_INSN_JMP },
  84. { M32R2F_INSN_LD, && case_sem_INSN_LD },
  85. { M32R2F_INSN_LD_D, && case_sem_INSN_LD_D },
  86. { M32R2F_INSN_LDB, && case_sem_INSN_LDB },
  87. { M32R2F_INSN_LDB_D, && case_sem_INSN_LDB_D },
  88. { M32R2F_INSN_LDH, && case_sem_INSN_LDH },
  89. { M32R2F_INSN_LDH_D, && case_sem_INSN_LDH_D },
  90. { M32R2F_INSN_LDUB, && case_sem_INSN_LDUB },
  91. { M32R2F_INSN_LDUB_D, && case_sem_INSN_LDUB_D },
  92. { M32R2F_INSN_LDUH, && case_sem_INSN_LDUH },
  93. { M32R2F_INSN_LDUH_D, && case_sem_INSN_LDUH_D },
  94. { M32R2F_INSN_LD_PLUS, && case_sem_INSN_LD_PLUS },
  95. { M32R2F_INSN_LD24, && case_sem_INSN_LD24 },
  96. { M32R2F_INSN_LDI8, && case_sem_INSN_LDI8 },
  97. { M32R2F_INSN_LDI16, && case_sem_INSN_LDI16 },
  98. { M32R2F_INSN_LOCK, && case_sem_INSN_LOCK },
  99. { M32R2F_INSN_MACHI_A, && case_sem_INSN_MACHI_A },
  100. { M32R2F_INSN_MACLO_A, && case_sem_INSN_MACLO_A },
  101. { M32R2F_INSN_MACWHI_A, && case_sem_INSN_MACWHI_A },
  102. { M32R2F_INSN_MACWLO_A, && case_sem_INSN_MACWLO_A },
  103. { M32R2F_INSN_MUL, && case_sem_INSN_MUL },
  104. { M32R2F_INSN_MULHI_A, && case_sem_INSN_MULHI_A },
  105. { M32R2F_INSN_MULLO_A, && case_sem_INSN_MULLO_A },
  106. { M32R2F_INSN_MULWHI_A, && case_sem_INSN_MULWHI_A },
  107. { M32R2F_INSN_MULWLO_A, && case_sem_INSN_MULWLO_A },
  108. { M32R2F_INSN_MV, && case_sem_INSN_MV },
  109. { M32R2F_INSN_MVFACHI_A, && case_sem_INSN_MVFACHI_A },
  110. { M32R2F_INSN_MVFACLO_A, && case_sem_INSN_MVFACLO_A },
  111. { M32R2F_INSN_MVFACMI_A, && case_sem_INSN_MVFACMI_A },
  112. { M32R2F_INSN_MVFC, && case_sem_INSN_MVFC },
  113. { M32R2F_INSN_MVTACHI_A, && case_sem_INSN_MVTACHI_A },
  114. { M32R2F_INSN_MVTACLO_A, && case_sem_INSN_MVTACLO_A },
  115. { M32R2F_INSN_MVTC, && case_sem_INSN_MVTC },
  116. { M32R2F_INSN_NEG, && case_sem_INSN_NEG },
  117. { M32R2F_INSN_NOP, && case_sem_INSN_NOP },
  118. { M32R2F_INSN_NOT, && case_sem_INSN_NOT },
  119. { M32R2F_INSN_RAC_DSI, && case_sem_INSN_RAC_DSI },
  120. { M32R2F_INSN_RACH_DSI, && case_sem_INSN_RACH_DSI },
  121. { M32R2F_INSN_RTE, && case_sem_INSN_RTE },
  122. { M32R2F_INSN_SETH, && case_sem_INSN_SETH },
  123. { M32R2F_INSN_SLL, && case_sem_INSN_SLL },
  124. { M32R2F_INSN_SLL3, && case_sem_INSN_SLL3 },
  125. { M32R2F_INSN_SLLI, && case_sem_INSN_SLLI },
  126. { M32R2F_INSN_SRA, && case_sem_INSN_SRA },
  127. { M32R2F_INSN_SRA3, && case_sem_INSN_SRA3 },
  128. { M32R2F_INSN_SRAI, && case_sem_INSN_SRAI },
  129. { M32R2F_INSN_SRL, && case_sem_INSN_SRL },
  130. { M32R2F_INSN_SRL3, && case_sem_INSN_SRL3 },
  131. { M32R2F_INSN_SRLI, && case_sem_INSN_SRLI },
  132. { M32R2F_INSN_ST, && case_sem_INSN_ST },
  133. { M32R2F_INSN_ST_D, && case_sem_INSN_ST_D },
  134. { M32R2F_INSN_STB, && case_sem_INSN_STB },
  135. { M32R2F_INSN_STB_D, && case_sem_INSN_STB_D },
  136. { M32R2F_INSN_STH, && case_sem_INSN_STH },
  137. { M32R2F_INSN_STH_D, && case_sem_INSN_STH_D },
  138. { M32R2F_INSN_ST_PLUS, && case_sem_INSN_ST_PLUS },
  139. { M32R2F_INSN_STH_PLUS, && case_sem_INSN_STH_PLUS },
  140. { M32R2F_INSN_STB_PLUS, && case_sem_INSN_STB_PLUS },
  141. { M32R2F_INSN_ST_MINUS, && case_sem_INSN_ST_MINUS },
  142. { M32R2F_INSN_SUB, && case_sem_INSN_SUB },
  143. { M32R2F_INSN_SUBV, && case_sem_INSN_SUBV },
  144. { M32R2F_INSN_SUBX, && case_sem_INSN_SUBX },
  145. { M32R2F_INSN_TRAP, && case_sem_INSN_TRAP },
  146. { M32R2F_INSN_UNLOCK, && case_sem_INSN_UNLOCK },
  147. { M32R2F_INSN_SATB, && case_sem_INSN_SATB },
  148. { M32R2F_INSN_SATH, && case_sem_INSN_SATH },
  149. { M32R2F_INSN_SAT, && case_sem_INSN_SAT },
  150. { M32R2F_INSN_PCMPBZ, && case_sem_INSN_PCMPBZ },
  151. { M32R2F_INSN_SADD, && case_sem_INSN_SADD },
  152. { M32R2F_INSN_MACWU1, && case_sem_INSN_MACWU1 },
  153. { M32R2F_INSN_MSBLO, && case_sem_INSN_MSBLO },
  154. { M32R2F_INSN_MULWU1, && case_sem_INSN_MULWU1 },
  155. { M32R2F_INSN_MACLH1, && case_sem_INSN_MACLH1 },
  156. { M32R2F_INSN_SC, && case_sem_INSN_SC },
  157. { M32R2F_INSN_SNC, && case_sem_INSN_SNC },
  158. { M32R2F_INSN_CLRPSW, && case_sem_INSN_CLRPSW },
  159. { M32R2F_INSN_SETPSW, && case_sem_INSN_SETPSW },
  160. { M32R2F_INSN_BSET, && case_sem_INSN_BSET },
  161. { M32R2F_INSN_BCLR, && case_sem_INSN_BCLR },
  162. { M32R2F_INSN_BTST, && case_sem_INSN_BTST },
  163. { M32R2F_INSN_PAR_ADD, && case_sem_INSN_PAR_ADD },
  164. { M32R2F_INSN_WRITE_ADD, && case_sem_INSN_WRITE_ADD },
  165. { M32R2F_INSN_PAR_AND, && case_sem_INSN_PAR_AND },
  166. { M32R2F_INSN_WRITE_AND, && case_sem_INSN_WRITE_AND },
  167. { M32R2F_INSN_PAR_OR, && case_sem_INSN_PAR_OR },
  168. { M32R2F_INSN_WRITE_OR, && case_sem_INSN_WRITE_OR },
  169. { M32R2F_INSN_PAR_XOR, && case_sem_INSN_PAR_XOR },
  170. { M32R2F_INSN_WRITE_XOR, && case_sem_INSN_WRITE_XOR },
  171. { M32R2F_INSN_PAR_ADDI, && case_sem_INSN_PAR_ADDI },
  172. { M32R2F_INSN_WRITE_ADDI, && case_sem_INSN_WRITE_ADDI },
  173. { M32R2F_INSN_PAR_ADDV, && case_sem_INSN_PAR_ADDV },
  174. { M32R2F_INSN_WRITE_ADDV, && case_sem_INSN_WRITE_ADDV },
  175. { M32R2F_INSN_PAR_ADDX, && case_sem_INSN_PAR_ADDX },
  176. { M32R2F_INSN_WRITE_ADDX, && case_sem_INSN_WRITE_ADDX },
  177. { M32R2F_INSN_PAR_BC8, && case_sem_INSN_PAR_BC8 },
  178. { M32R2F_INSN_WRITE_BC8, && case_sem_INSN_WRITE_BC8 },
  179. { M32R2F_INSN_PAR_BL8, && case_sem_INSN_PAR_BL8 },
  180. { M32R2F_INSN_WRITE_BL8, && case_sem_INSN_WRITE_BL8 },
  181. { M32R2F_INSN_PAR_BCL8, && case_sem_INSN_PAR_BCL8 },
  182. { M32R2F_INSN_WRITE_BCL8, && case_sem_INSN_WRITE_BCL8 },
  183. { M32R2F_INSN_PAR_BNC8, && case_sem_INSN_PAR_BNC8 },
  184. { M32R2F_INSN_WRITE_BNC8, && case_sem_INSN_WRITE_BNC8 },
  185. { M32R2F_INSN_PAR_BRA8, && case_sem_INSN_PAR_BRA8 },
  186. { M32R2F_INSN_WRITE_BRA8, && case_sem_INSN_WRITE_BRA8 },
  187. { M32R2F_INSN_PAR_BNCL8, && case_sem_INSN_PAR_BNCL8 },
  188. { M32R2F_INSN_WRITE_BNCL8, && case_sem_INSN_WRITE_BNCL8 },
  189. { M32R2F_INSN_PAR_CMP, && case_sem_INSN_PAR_CMP },
  190. { M32R2F_INSN_WRITE_CMP, && case_sem_INSN_WRITE_CMP },
  191. { M32R2F_INSN_PAR_CMPU, && case_sem_INSN_PAR_CMPU },
  192. { M32R2F_INSN_WRITE_CMPU, && case_sem_INSN_WRITE_CMPU },
  193. { M32R2F_INSN_PAR_CMPEQ, && case_sem_INSN_PAR_CMPEQ },
  194. { M32R2F_INSN_WRITE_CMPEQ, && case_sem_INSN_WRITE_CMPEQ },
  195. { M32R2F_INSN_PAR_CMPZ, && case_sem_INSN_PAR_CMPZ },
  196. { M32R2F_INSN_WRITE_CMPZ, && case_sem_INSN_WRITE_CMPZ },
  197. { M32R2F_INSN_PAR_JC, && case_sem_INSN_PAR_JC },
  198. { M32R2F_INSN_WRITE_JC, && case_sem_INSN_WRITE_JC },
  199. { M32R2F_INSN_PAR_JNC, && case_sem_INSN_PAR_JNC },
  200. { M32R2F_INSN_WRITE_JNC, && case_sem_INSN_WRITE_JNC },
  201. { M32R2F_INSN_PAR_JL, && case_sem_INSN_PAR_JL },
  202. { M32R2F_INSN_WRITE_JL, && case_sem_INSN_WRITE_JL },
  203. { M32R2F_INSN_PAR_JMP, && case_sem_INSN_PAR_JMP },
  204. { M32R2F_INSN_WRITE_JMP, && case_sem_INSN_WRITE_JMP },
  205. { M32R2F_INSN_PAR_LD, && case_sem_INSN_PAR_LD },
  206. { M32R2F_INSN_WRITE_LD, && case_sem_INSN_WRITE_LD },
  207. { M32R2F_INSN_PAR_LDB, && case_sem_INSN_PAR_LDB },
  208. { M32R2F_INSN_WRITE_LDB, && case_sem_INSN_WRITE_LDB },
  209. { M32R2F_INSN_PAR_LDH, && case_sem_INSN_PAR_LDH },
  210. { M32R2F_INSN_WRITE_LDH, && case_sem_INSN_WRITE_LDH },
  211. { M32R2F_INSN_PAR_LDUB, && case_sem_INSN_PAR_LDUB },
  212. { M32R2F_INSN_WRITE_LDUB, && case_sem_INSN_WRITE_LDUB },
  213. { M32R2F_INSN_PAR_LDUH, && case_sem_INSN_PAR_LDUH },
  214. { M32R2F_INSN_WRITE_LDUH, && case_sem_INSN_WRITE_LDUH },
  215. { M32R2F_INSN_PAR_LD_PLUS, && case_sem_INSN_PAR_LD_PLUS },
  216. { M32R2F_INSN_WRITE_LD_PLUS, && case_sem_INSN_WRITE_LD_PLUS },
  217. { M32R2F_INSN_PAR_LDI8, && case_sem_INSN_PAR_LDI8 },
  218. { M32R2F_INSN_WRITE_LDI8, && case_sem_INSN_WRITE_LDI8 },
  219. { M32R2F_INSN_PAR_LOCK, && case_sem_INSN_PAR_LOCK },
  220. { M32R2F_INSN_WRITE_LOCK, && case_sem_INSN_WRITE_LOCK },
  221. { M32R2F_INSN_PAR_MACHI_A, && case_sem_INSN_PAR_MACHI_A },
  222. { M32R2F_INSN_WRITE_MACHI_A, && case_sem_INSN_WRITE_MACHI_A },
  223. { M32R2F_INSN_PAR_MACLO_A, && case_sem_INSN_PAR_MACLO_A },
  224. { M32R2F_INSN_WRITE_MACLO_A, && case_sem_INSN_WRITE_MACLO_A },
  225. { M32R2F_INSN_PAR_MACWHI_A, && case_sem_INSN_PAR_MACWHI_A },
  226. { M32R2F_INSN_WRITE_MACWHI_A, && case_sem_INSN_WRITE_MACWHI_A },
  227. { M32R2F_INSN_PAR_MACWLO_A, && case_sem_INSN_PAR_MACWLO_A },
  228. { M32R2F_INSN_WRITE_MACWLO_A, && case_sem_INSN_WRITE_MACWLO_A },
  229. { M32R2F_INSN_PAR_MUL, && case_sem_INSN_PAR_MUL },
  230. { M32R2F_INSN_WRITE_MUL, && case_sem_INSN_WRITE_MUL },
  231. { M32R2F_INSN_PAR_MULHI_A, && case_sem_INSN_PAR_MULHI_A },
  232. { M32R2F_INSN_WRITE_MULHI_A, && case_sem_INSN_WRITE_MULHI_A },
  233. { M32R2F_INSN_PAR_MULLO_A, && case_sem_INSN_PAR_MULLO_A },
  234. { M32R2F_INSN_WRITE_MULLO_A, && case_sem_INSN_WRITE_MULLO_A },
  235. { M32R2F_INSN_PAR_MULWHI_A, && case_sem_INSN_PAR_MULWHI_A },
  236. { M32R2F_INSN_WRITE_MULWHI_A, && case_sem_INSN_WRITE_MULWHI_A },
  237. { M32R2F_INSN_PAR_MULWLO_A, && case_sem_INSN_PAR_MULWLO_A },
  238. { M32R2F_INSN_WRITE_MULWLO_A, && case_sem_INSN_WRITE_MULWLO_A },
  239. { M32R2F_INSN_PAR_MV, && case_sem_INSN_PAR_MV },
  240. { M32R2F_INSN_WRITE_MV, && case_sem_INSN_WRITE_MV },
  241. { M32R2F_INSN_PAR_MVFACHI_A, && case_sem_INSN_PAR_MVFACHI_A },
  242. { M32R2F_INSN_WRITE_MVFACHI_A, && case_sem_INSN_WRITE_MVFACHI_A },
  243. { M32R2F_INSN_PAR_MVFACLO_A, && case_sem_INSN_PAR_MVFACLO_A },
  244. { M32R2F_INSN_WRITE_MVFACLO_A, && case_sem_INSN_WRITE_MVFACLO_A },
  245. { M32R2F_INSN_PAR_MVFACMI_A, && case_sem_INSN_PAR_MVFACMI_A },
  246. { M32R2F_INSN_WRITE_MVFACMI_A, && case_sem_INSN_WRITE_MVFACMI_A },
  247. { M32R2F_INSN_PAR_MVFC, && case_sem_INSN_PAR_MVFC },
  248. { M32R2F_INSN_WRITE_MVFC, && case_sem_INSN_WRITE_MVFC },
  249. { M32R2F_INSN_PAR_MVTACHI_A, && case_sem_INSN_PAR_MVTACHI_A },
  250. { M32R2F_INSN_WRITE_MVTACHI_A, && case_sem_INSN_WRITE_MVTACHI_A },
  251. { M32R2F_INSN_PAR_MVTACLO_A, && case_sem_INSN_PAR_MVTACLO_A },
  252. { M32R2F_INSN_WRITE_MVTACLO_A, && case_sem_INSN_WRITE_MVTACLO_A },
  253. { M32R2F_INSN_PAR_MVTC, && case_sem_INSN_PAR_MVTC },
  254. { M32R2F_INSN_WRITE_MVTC, && case_sem_INSN_WRITE_MVTC },
  255. { M32R2F_INSN_PAR_NEG, && case_sem_INSN_PAR_NEG },
  256. { M32R2F_INSN_WRITE_NEG, && case_sem_INSN_WRITE_NEG },
  257. { M32R2F_INSN_PAR_NOP, && case_sem_INSN_PAR_NOP },
  258. { M32R2F_INSN_WRITE_NOP, && case_sem_INSN_WRITE_NOP },
  259. { M32R2F_INSN_PAR_NOT, && case_sem_INSN_PAR_NOT },
  260. { M32R2F_INSN_WRITE_NOT, && case_sem_INSN_WRITE_NOT },
  261. { M32R2F_INSN_PAR_RAC_DSI, && case_sem_INSN_PAR_RAC_DSI },
  262. { M32R2F_INSN_WRITE_RAC_DSI, && case_sem_INSN_WRITE_RAC_DSI },
  263. { M32R2F_INSN_PAR_RACH_DSI, && case_sem_INSN_PAR_RACH_DSI },
  264. { M32R2F_INSN_WRITE_RACH_DSI, && case_sem_INSN_WRITE_RACH_DSI },
  265. { M32R2F_INSN_PAR_RTE, && case_sem_INSN_PAR_RTE },
  266. { M32R2F_INSN_WRITE_RTE, && case_sem_INSN_WRITE_RTE },
  267. { M32R2F_INSN_PAR_SLL, && case_sem_INSN_PAR_SLL },
  268. { M32R2F_INSN_WRITE_SLL, && case_sem_INSN_WRITE_SLL },
  269. { M32R2F_INSN_PAR_SLLI, && case_sem_INSN_PAR_SLLI },
  270. { M32R2F_INSN_WRITE_SLLI, && case_sem_INSN_WRITE_SLLI },
  271. { M32R2F_INSN_PAR_SRA, && case_sem_INSN_PAR_SRA },
  272. { M32R2F_INSN_WRITE_SRA, && case_sem_INSN_WRITE_SRA },
  273. { M32R2F_INSN_PAR_SRAI, && case_sem_INSN_PAR_SRAI },
  274. { M32R2F_INSN_WRITE_SRAI, && case_sem_INSN_WRITE_SRAI },
  275. { M32R2F_INSN_PAR_SRL, && case_sem_INSN_PAR_SRL },
  276. { M32R2F_INSN_WRITE_SRL, && case_sem_INSN_WRITE_SRL },
  277. { M32R2F_INSN_PAR_SRLI, && case_sem_INSN_PAR_SRLI },
  278. { M32R2F_INSN_WRITE_SRLI, && case_sem_INSN_WRITE_SRLI },
  279. { M32R2F_INSN_PAR_ST, && case_sem_INSN_PAR_ST },
  280. { M32R2F_INSN_WRITE_ST, && case_sem_INSN_WRITE_ST },
  281. { M32R2F_INSN_PAR_STB, && case_sem_INSN_PAR_STB },
  282. { M32R2F_INSN_WRITE_STB, && case_sem_INSN_WRITE_STB },
  283. { M32R2F_INSN_PAR_STH, && case_sem_INSN_PAR_STH },
  284. { M32R2F_INSN_WRITE_STH, && case_sem_INSN_WRITE_STH },
  285. { M32R2F_INSN_PAR_ST_PLUS, && case_sem_INSN_PAR_ST_PLUS },
  286. { M32R2F_INSN_WRITE_ST_PLUS, && case_sem_INSN_WRITE_ST_PLUS },
  287. { M32R2F_INSN_PAR_STH_PLUS, && case_sem_INSN_PAR_STH_PLUS },
  288. { M32R2F_INSN_WRITE_STH_PLUS, && case_sem_INSN_WRITE_STH_PLUS },
  289. { M32R2F_INSN_PAR_STB_PLUS, && case_sem_INSN_PAR_STB_PLUS },
  290. { M32R2F_INSN_WRITE_STB_PLUS, && case_sem_INSN_WRITE_STB_PLUS },
  291. { M32R2F_INSN_PAR_ST_MINUS, && case_sem_INSN_PAR_ST_MINUS },
  292. { M32R2F_INSN_WRITE_ST_MINUS, && case_sem_INSN_WRITE_ST_MINUS },
  293. { M32R2F_INSN_PAR_SUB, && case_sem_INSN_PAR_SUB },
  294. { M32R2F_INSN_WRITE_SUB, && case_sem_INSN_WRITE_SUB },
  295. { M32R2F_INSN_PAR_SUBV, && case_sem_INSN_PAR_SUBV },
  296. { M32R2F_INSN_WRITE_SUBV, && case_sem_INSN_WRITE_SUBV },
  297. { M32R2F_INSN_PAR_SUBX, && case_sem_INSN_PAR_SUBX },
  298. { M32R2F_INSN_WRITE_SUBX, && case_sem_INSN_WRITE_SUBX },
  299. { M32R2F_INSN_PAR_TRAP, && case_sem_INSN_PAR_TRAP },
  300. { M32R2F_INSN_WRITE_TRAP, && case_sem_INSN_WRITE_TRAP },
  301. { M32R2F_INSN_PAR_UNLOCK, && case_sem_INSN_PAR_UNLOCK },
  302. { M32R2F_INSN_WRITE_UNLOCK, && case_sem_INSN_WRITE_UNLOCK },
  303. { M32R2F_INSN_PAR_PCMPBZ, && case_sem_INSN_PAR_PCMPBZ },
  304. { M32R2F_INSN_WRITE_PCMPBZ, && case_sem_INSN_WRITE_PCMPBZ },
  305. { M32R2F_INSN_PAR_SADD, && case_sem_INSN_PAR_SADD },
  306. { M32R2F_INSN_WRITE_SADD, && case_sem_INSN_WRITE_SADD },
  307. { M32R2F_INSN_PAR_MACWU1, && case_sem_INSN_PAR_MACWU1 },
  308. { M32R2F_INSN_WRITE_MACWU1, && case_sem_INSN_WRITE_MACWU1 },
  309. { M32R2F_INSN_PAR_MSBLO, && case_sem_INSN_PAR_MSBLO },
  310. { M32R2F_INSN_WRITE_MSBLO, && case_sem_INSN_WRITE_MSBLO },
  311. { M32R2F_INSN_PAR_MULWU1, && case_sem_INSN_PAR_MULWU1 },
  312. { M32R2F_INSN_WRITE_MULWU1, && case_sem_INSN_WRITE_MULWU1 },
  313. { M32R2F_INSN_PAR_MACLH1, && case_sem_INSN_PAR_MACLH1 },
  314. { M32R2F_INSN_WRITE_MACLH1, && case_sem_INSN_WRITE_MACLH1 },
  315. { M32R2F_INSN_PAR_SC, && case_sem_INSN_PAR_SC },
  316. { M32R2F_INSN_WRITE_SC, && case_sem_INSN_WRITE_SC },
  317. { M32R2F_INSN_PAR_SNC, && case_sem_INSN_PAR_SNC },
  318. { M32R2F_INSN_WRITE_SNC, && case_sem_INSN_WRITE_SNC },
  319. { M32R2F_INSN_PAR_CLRPSW, && case_sem_INSN_PAR_CLRPSW },
  320. { M32R2F_INSN_WRITE_CLRPSW, && case_sem_INSN_WRITE_CLRPSW },
  321. { M32R2F_INSN_PAR_SETPSW, && case_sem_INSN_PAR_SETPSW },
  322. { M32R2F_INSN_WRITE_SETPSW, && case_sem_INSN_WRITE_SETPSW },
  323. { M32R2F_INSN_PAR_BTST, && case_sem_INSN_PAR_BTST },
  324. { M32R2F_INSN_WRITE_BTST, && case_sem_INSN_WRITE_BTST },
  325. { 0, 0 }
  326. };
  327. int i;
  328. for (i = 0; labels[i].label != 0; ++i)
  329. {
  330. #if FAST_P
  331. CPU_IDESC (current_cpu) [labels[i].index].sem_fast_lab = labels[i].label;
  332. #else
  333. CPU_IDESC (current_cpu) [labels[i].index].sem_full_lab = labels[i].label;
  334. #endif
  335. }
  336. #undef DEFINE_LABELS
  337. #endif /* DEFINE_LABELS */
  338. #ifdef DEFINE_SWITCH
  339. /* If hyper-fast [well not unnecessarily slow] execution is selected, turn
  340. off frills like tracing and profiling. */
  341. /* FIXME: A better way would be to have CGEN_TRACE_RESULT check for something
  342. that can cause it to be optimized out. Another way would be to emit
  343. special handlers into the instruction "stream". */
  344. #if FAST_P
  345. #undef CGEN_TRACE_RESULT
  346. #define CGEN_TRACE_RESULT(cpu, abuf, name, type, val)
  347. #endif
  348. #undef GET_ATTR
  349. #define GET_ATTR(cpu, num, attr) CGEN_ATTR_VALUE (NULL, abuf->idesc->attrs, CGEN_INSN_##attr)
  350. {
  351. #if WITH_SCACHE_PBB
  352. /* Branch to next handler without going around main loop. */
  353. #define NEXT(vpc) goto * SEM_ARGBUF (vpc) -> semantic.sem_case
  354. SWITCH (sem, SEM_ARGBUF (vpc) -> semantic.sem_case)
  355. #else /* ! WITH_SCACHE_PBB */
  356. #define NEXT(vpc) BREAK (sem)
  357. #ifdef __GNUC__
  358. #if FAST_P
  359. SWITCH (sem, SEM_ARGBUF (sc) -> idesc->sem_fast_lab)
  360. #else
  361. SWITCH (sem, SEM_ARGBUF (sc) -> idesc->sem_full_lab)
  362. #endif
  363. #else
  364. SWITCH (sem, SEM_ARGBUF (sc) -> idesc->num)
  365. #endif
  366. #endif /* ! WITH_SCACHE_PBB */
  367. {
  368. CASE (sem, INSN_X_INVALID) : /* --invalid-- */
  369. {
  370. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  371. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  372. #define FLD(f) abuf->fields.sfmt_empty.f
  373. int UNUSED written = 0;
  374. IADDR UNUSED pc = abuf->addr;
  375. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  376. {
  377. /* Update the recorded pc in the cpu state struct.
  378. Only necessary for WITH_SCACHE case, but to avoid the
  379. conditional compilation .... */
  380. SET_H_PC (pc);
  381. /* Virtual insns have zero size. Overwrite vpc with address of next insn
  382. using the default-insn-bitsize spec. When executing insns in parallel
  383. we may want to queue the fault and continue execution. */
  384. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  385. vpc = sim_engine_invalid_insn (current_cpu, pc, vpc);
  386. }
  387. #undef FLD
  388. }
  389. NEXT (vpc);
  390. CASE (sem, INSN_X_AFTER) : /* --after-- */
  391. {
  392. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  393. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  394. #define FLD(f) abuf->fields.sfmt_empty.f
  395. int UNUSED written = 0;
  396. IADDR UNUSED pc = abuf->addr;
  397. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  398. {
  399. #if WITH_SCACHE_PBB_M32R2F
  400. m32r2f_pbb_after (current_cpu, sem_arg);
  401. #endif
  402. }
  403. #undef FLD
  404. }
  405. NEXT (vpc);
  406. CASE (sem, INSN_X_BEFORE) : /* --before-- */
  407. {
  408. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  409. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  410. #define FLD(f) abuf->fields.sfmt_empty.f
  411. int UNUSED written = 0;
  412. IADDR UNUSED pc = abuf->addr;
  413. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  414. {
  415. #if WITH_SCACHE_PBB_M32R2F
  416. m32r2f_pbb_before (current_cpu, sem_arg);
  417. #endif
  418. }
  419. #undef FLD
  420. }
  421. NEXT (vpc);
  422. CASE (sem, INSN_X_CTI_CHAIN) : /* --cti-chain-- */
  423. {
  424. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  425. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  426. #define FLD(f) abuf->fields.sfmt_empty.f
  427. int UNUSED written = 0;
  428. IADDR UNUSED pc = abuf->addr;
  429. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  430. {
  431. #if WITH_SCACHE_PBB_M32R2F
  432. #ifdef DEFINE_SWITCH
  433. vpc = m32r2f_pbb_cti_chain (current_cpu, sem_arg,
  434. pbb_br_type, pbb_br_npc);
  435. BREAK (sem);
  436. #else
  437. /* FIXME: Allow provision of explicit ifmt spec in insn spec. */
  438. vpc = m32r2f_pbb_cti_chain (current_cpu, sem_arg,
  439. CPU_PBB_BR_TYPE (current_cpu),
  440. CPU_PBB_BR_NPC (current_cpu));
  441. #endif
  442. #endif
  443. }
  444. #undef FLD
  445. }
  446. NEXT (vpc);
  447. CASE (sem, INSN_X_CHAIN) : /* --chain-- */
  448. {
  449. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  450. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  451. #define FLD(f) abuf->fields.sfmt_empty.f
  452. int UNUSED written = 0;
  453. IADDR UNUSED pc = abuf->addr;
  454. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  455. {
  456. #if WITH_SCACHE_PBB_M32R2F
  457. vpc = m32r2f_pbb_chain (current_cpu, sem_arg);
  458. #ifdef DEFINE_SWITCH
  459. BREAK (sem);
  460. #endif
  461. #endif
  462. }
  463. #undef FLD
  464. }
  465. NEXT (vpc);
  466. CASE (sem, INSN_X_BEGIN) : /* --begin-- */
  467. {
  468. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  469. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  470. #define FLD(f) abuf->fields.sfmt_empty.f
  471. int UNUSED written = 0;
  472. IADDR UNUSED pc = abuf->addr;
  473. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  474. {
  475. #if WITH_SCACHE_PBB_M32R2F
  476. #if defined DEFINE_SWITCH || defined FAST_P
  477. /* In the switch case FAST_P is a constant, allowing several optimizations
  478. in any called inline functions. */
  479. vpc = m32r2f_pbb_begin (current_cpu, FAST_P);
  480. #else
  481. #if 0 /* cgen engine can't handle dynamic fast/full switching yet. */
  482. vpc = m32r2f_pbb_begin (current_cpu, STATE_RUN_FAST_P (CPU_STATE (current_cpu)));
  483. #else
  484. vpc = m32r2f_pbb_begin (current_cpu, 0);
  485. #endif
  486. #endif
  487. #endif
  488. }
  489. #undef FLD
  490. }
  491. NEXT (vpc);
  492. CASE (sem, INSN_ADD) : /* add $dr,$sr */
  493. {
  494. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  495. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  496. #define FLD(f) abuf->fields.sfmt_add.f
  497. int UNUSED written = 0;
  498. IADDR UNUSED pc = abuf->addr;
  499. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  500. {
  501. SI opval = ADDSI (* FLD (i_dr), * FLD (i_sr));
  502. * FLD (i_dr) = opval;
  503. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  504. }
  505. #undef FLD
  506. }
  507. NEXT (vpc);
  508. CASE (sem, INSN_ADD3) : /* add3 $dr,$sr,$hash$slo16 */
  509. {
  510. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  511. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  512. #define FLD(f) abuf->fields.sfmt_add3.f
  513. int UNUSED written = 0;
  514. IADDR UNUSED pc = abuf->addr;
  515. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  516. {
  517. SI opval = ADDSI (* FLD (i_sr), FLD (f_simm16));
  518. * FLD (i_dr) = opval;
  519. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  520. }
  521. #undef FLD
  522. }
  523. NEXT (vpc);
  524. CASE (sem, INSN_AND) : /* and $dr,$sr */
  525. {
  526. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  527. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  528. #define FLD(f) abuf->fields.sfmt_add.f
  529. int UNUSED written = 0;
  530. IADDR UNUSED pc = abuf->addr;
  531. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  532. {
  533. SI opval = ANDSI (* FLD (i_dr), * FLD (i_sr));
  534. * FLD (i_dr) = opval;
  535. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  536. }
  537. #undef FLD
  538. }
  539. NEXT (vpc);
  540. CASE (sem, INSN_AND3) : /* and3 $dr,$sr,$uimm16 */
  541. {
  542. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  543. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  544. #define FLD(f) abuf->fields.sfmt_and3.f
  545. int UNUSED written = 0;
  546. IADDR UNUSED pc = abuf->addr;
  547. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  548. {
  549. SI opval = ANDSI (* FLD (i_sr), FLD (f_uimm16));
  550. * FLD (i_dr) = opval;
  551. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  552. }
  553. #undef FLD
  554. }
  555. NEXT (vpc);
  556. CASE (sem, INSN_OR) : /* or $dr,$sr */
  557. {
  558. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  559. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  560. #define FLD(f) abuf->fields.sfmt_add.f
  561. int UNUSED written = 0;
  562. IADDR UNUSED pc = abuf->addr;
  563. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  564. {
  565. SI opval = ORSI (* FLD (i_dr), * FLD (i_sr));
  566. * FLD (i_dr) = opval;
  567. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  568. }
  569. #undef FLD
  570. }
  571. NEXT (vpc);
  572. CASE (sem, INSN_OR3) : /* or3 $dr,$sr,$hash$ulo16 */
  573. {
  574. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  575. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  576. #define FLD(f) abuf->fields.sfmt_and3.f
  577. int UNUSED written = 0;
  578. IADDR UNUSED pc = abuf->addr;
  579. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  580. {
  581. SI opval = ORSI (* FLD (i_sr), FLD (f_uimm16));
  582. * FLD (i_dr) = opval;
  583. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  584. }
  585. #undef FLD
  586. }
  587. NEXT (vpc);
  588. CASE (sem, INSN_XOR) : /* xor $dr,$sr */
  589. {
  590. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  591. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  592. #define FLD(f) abuf->fields.sfmt_add.f
  593. int UNUSED written = 0;
  594. IADDR UNUSED pc = abuf->addr;
  595. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  596. {
  597. SI opval = XORSI (* FLD (i_dr), * FLD (i_sr));
  598. * FLD (i_dr) = opval;
  599. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  600. }
  601. #undef FLD
  602. }
  603. NEXT (vpc);
  604. CASE (sem, INSN_XOR3) : /* xor3 $dr,$sr,$uimm16 */
  605. {
  606. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  607. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  608. #define FLD(f) abuf->fields.sfmt_and3.f
  609. int UNUSED written = 0;
  610. IADDR UNUSED pc = abuf->addr;
  611. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  612. {
  613. SI opval = XORSI (* FLD (i_sr), FLD (f_uimm16));
  614. * FLD (i_dr) = opval;
  615. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  616. }
  617. #undef FLD
  618. }
  619. NEXT (vpc);
  620. CASE (sem, INSN_ADDI) : /* addi $dr,$simm8 */
  621. {
  622. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  623. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  624. #define FLD(f) abuf->fields.sfmt_addi.f
  625. int UNUSED written = 0;
  626. IADDR UNUSED pc = abuf->addr;
  627. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  628. {
  629. SI opval = ADDSI (* FLD (i_dr), FLD (f_simm8));
  630. * FLD (i_dr) = opval;
  631. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  632. }
  633. #undef FLD
  634. }
  635. NEXT (vpc);
  636. CASE (sem, INSN_ADDV) : /* addv $dr,$sr */
  637. {
  638. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  639. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  640. #define FLD(f) abuf->fields.sfmt_add.f
  641. int UNUSED written = 0;
  642. IADDR UNUSED pc = abuf->addr;
  643. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  644. {
  645. SI temp0;BI temp1;
  646. temp0 = ADDSI (* FLD (i_dr), * FLD (i_sr));
  647. temp1 = ADDOFSI (* FLD (i_dr), * FLD (i_sr), 0);
  648. {
  649. SI opval = temp0;
  650. * FLD (i_dr) = opval;
  651. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  652. }
  653. {
  654. BI opval = temp1;
  655. CPU (h_cond) = opval;
  656. CGEN_TRACE_RESULT (current_cpu, abuf, "cond", 'x', opval);
  657. }
  658. }
  659. #undef FLD
  660. }
  661. NEXT (vpc);
  662. CASE (sem, INSN_ADDV3) : /* addv3 $dr,$sr,$simm16 */
  663. {
  664. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  665. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  666. #define FLD(f) abuf->fields.sfmt_add3.f
  667. int UNUSED written = 0;
  668. IADDR UNUSED pc = abuf->addr;
  669. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  670. {
  671. SI temp0;BI temp1;
  672. temp0 = ADDSI (* FLD (i_sr), FLD (f_simm16));
  673. temp1 = ADDOFSI (* FLD (i_sr), FLD (f_simm16), 0);
  674. {
  675. SI opval = temp0;
  676. * FLD (i_dr) = opval;
  677. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  678. }
  679. {
  680. BI opval = temp1;
  681. CPU (h_cond) = opval;
  682. CGEN_TRACE_RESULT (current_cpu, abuf, "cond", 'x', opval);
  683. }
  684. }
  685. #undef FLD
  686. }
  687. NEXT (vpc);
  688. CASE (sem, INSN_ADDX) : /* addx $dr,$sr */
  689. {
  690. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  691. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  692. #define FLD(f) abuf->fields.sfmt_add.f
  693. int UNUSED written = 0;
  694. IADDR UNUSED pc = abuf->addr;
  695. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  696. {
  697. SI temp0;BI temp1;
  698. temp0 = ADDCSI (* FLD (i_dr), * FLD (i_sr), CPU (h_cond));
  699. temp1 = ADDCFSI (* FLD (i_dr), * FLD (i_sr), CPU (h_cond));
  700. {
  701. SI opval = temp0;
  702. * FLD (i_dr) = opval;
  703. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  704. }
  705. {
  706. BI opval = temp1;
  707. CPU (h_cond) = opval;
  708. CGEN_TRACE_RESULT (current_cpu, abuf, "cond", 'x', opval);
  709. }
  710. }
  711. #undef FLD
  712. }
  713. NEXT (vpc);
  714. CASE (sem, INSN_BC8) : /* bc.s $disp8 */
  715. {
  716. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  717. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  718. #define FLD(f) abuf->fields.sfmt_bl8.f
  719. int UNUSED written = 0;
  720. IADDR UNUSED pc = abuf->addr;
  721. SEM_BRANCH_INIT
  722. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  723. if (CPU (h_cond)) {
  724. {
  725. USI opval = FLD (i_disp8);
  726. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  727. written |= (1 << 2);
  728. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  729. }
  730. }
  731. abuf->written = written;
  732. SEM_BRANCH_FINI (vpc);
  733. #undef FLD
  734. }
  735. NEXT (vpc);
  736. CASE (sem, INSN_BC24) : /* bc.l $disp24 */
  737. {
  738. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  739. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  740. #define FLD(f) abuf->fields.sfmt_bl24.f
  741. int UNUSED written = 0;
  742. IADDR UNUSED pc = abuf->addr;
  743. SEM_BRANCH_INIT
  744. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  745. if (CPU (h_cond)) {
  746. {
  747. USI opval = FLD (i_disp24);
  748. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  749. written |= (1 << 2);
  750. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  751. }
  752. }
  753. abuf->written = written;
  754. SEM_BRANCH_FINI (vpc);
  755. #undef FLD
  756. }
  757. NEXT (vpc);
  758. CASE (sem, INSN_BEQ) : /* beq $src1,$src2,$disp16 */
  759. {
  760. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  761. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  762. #define FLD(f) abuf->fields.sfmt_beq.f
  763. int UNUSED written = 0;
  764. IADDR UNUSED pc = abuf->addr;
  765. SEM_BRANCH_INIT
  766. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  767. if (EQSI (* FLD (i_src1), * FLD (i_src2))) {
  768. {
  769. USI opval = FLD (i_disp16);
  770. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  771. written |= (1 << 3);
  772. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  773. }
  774. }
  775. abuf->written = written;
  776. SEM_BRANCH_FINI (vpc);
  777. #undef FLD
  778. }
  779. NEXT (vpc);
  780. CASE (sem, INSN_BEQZ) : /* beqz $src2,$disp16 */
  781. {
  782. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  783. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  784. #define FLD(f) abuf->fields.sfmt_beq.f
  785. int UNUSED written = 0;
  786. IADDR UNUSED pc = abuf->addr;
  787. SEM_BRANCH_INIT
  788. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  789. if (EQSI (* FLD (i_src2), 0)) {
  790. {
  791. USI opval = FLD (i_disp16);
  792. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  793. written |= (1 << 2);
  794. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  795. }
  796. }
  797. abuf->written = written;
  798. SEM_BRANCH_FINI (vpc);
  799. #undef FLD
  800. }
  801. NEXT (vpc);
  802. CASE (sem, INSN_BGEZ) : /* bgez $src2,$disp16 */
  803. {
  804. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  805. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  806. #define FLD(f) abuf->fields.sfmt_beq.f
  807. int UNUSED written = 0;
  808. IADDR UNUSED pc = abuf->addr;
  809. SEM_BRANCH_INIT
  810. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  811. if (GESI (* FLD (i_src2), 0)) {
  812. {
  813. USI opval = FLD (i_disp16);
  814. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  815. written |= (1 << 2);
  816. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  817. }
  818. }
  819. abuf->written = written;
  820. SEM_BRANCH_FINI (vpc);
  821. #undef FLD
  822. }
  823. NEXT (vpc);
  824. CASE (sem, INSN_BGTZ) : /* bgtz $src2,$disp16 */
  825. {
  826. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  827. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  828. #define FLD(f) abuf->fields.sfmt_beq.f
  829. int UNUSED written = 0;
  830. IADDR UNUSED pc = abuf->addr;
  831. SEM_BRANCH_INIT
  832. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  833. if (GTSI (* FLD (i_src2), 0)) {
  834. {
  835. USI opval = FLD (i_disp16);
  836. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  837. written |= (1 << 2);
  838. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  839. }
  840. }
  841. abuf->written = written;
  842. SEM_BRANCH_FINI (vpc);
  843. #undef FLD
  844. }
  845. NEXT (vpc);
  846. CASE (sem, INSN_BLEZ) : /* blez $src2,$disp16 */
  847. {
  848. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  849. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  850. #define FLD(f) abuf->fields.sfmt_beq.f
  851. int UNUSED written = 0;
  852. IADDR UNUSED pc = abuf->addr;
  853. SEM_BRANCH_INIT
  854. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  855. if (LESI (* FLD (i_src2), 0)) {
  856. {
  857. USI opval = FLD (i_disp16);
  858. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  859. written |= (1 << 2);
  860. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  861. }
  862. }
  863. abuf->written = written;
  864. SEM_BRANCH_FINI (vpc);
  865. #undef FLD
  866. }
  867. NEXT (vpc);
  868. CASE (sem, INSN_BLTZ) : /* bltz $src2,$disp16 */
  869. {
  870. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  871. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  872. #define FLD(f) abuf->fields.sfmt_beq.f
  873. int UNUSED written = 0;
  874. IADDR UNUSED pc = abuf->addr;
  875. SEM_BRANCH_INIT
  876. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  877. if (LTSI (* FLD (i_src2), 0)) {
  878. {
  879. USI opval = FLD (i_disp16);
  880. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  881. written |= (1 << 2);
  882. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  883. }
  884. }
  885. abuf->written = written;
  886. SEM_BRANCH_FINI (vpc);
  887. #undef FLD
  888. }
  889. NEXT (vpc);
  890. CASE (sem, INSN_BNEZ) : /* bnez $src2,$disp16 */
  891. {
  892. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  893. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  894. #define FLD(f) abuf->fields.sfmt_beq.f
  895. int UNUSED written = 0;
  896. IADDR UNUSED pc = abuf->addr;
  897. SEM_BRANCH_INIT
  898. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  899. if (NESI (* FLD (i_src2), 0)) {
  900. {
  901. USI opval = FLD (i_disp16);
  902. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  903. written |= (1 << 2);
  904. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  905. }
  906. }
  907. abuf->written = written;
  908. SEM_BRANCH_FINI (vpc);
  909. #undef FLD
  910. }
  911. NEXT (vpc);
  912. CASE (sem, INSN_BL8) : /* bl.s $disp8 */
  913. {
  914. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  915. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  916. #define FLD(f) abuf->fields.sfmt_bl8.f
  917. int UNUSED written = 0;
  918. IADDR UNUSED pc = abuf->addr;
  919. SEM_BRANCH_INIT
  920. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  921. {
  922. {
  923. SI opval = ADDSI (ANDSI (pc, -4), 4);
  924. CPU (h_gr[((UINT) 14)]) = opval;
  925. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  926. }
  927. {
  928. USI opval = FLD (i_disp8);
  929. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  930. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  931. }
  932. }
  933. SEM_BRANCH_FINI (vpc);
  934. #undef FLD
  935. }
  936. NEXT (vpc);
  937. CASE (sem, INSN_BL24) : /* bl.l $disp24 */
  938. {
  939. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  940. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  941. #define FLD(f) abuf->fields.sfmt_bl24.f
  942. int UNUSED written = 0;
  943. IADDR UNUSED pc = abuf->addr;
  944. SEM_BRANCH_INIT
  945. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  946. {
  947. {
  948. SI opval = ADDSI (pc, 4);
  949. CPU (h_gr[((UINT) 14)]) = opval;
  950. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  951. }
  952. {
  953. USI opval = FLD (i_disp24);
  954. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  955. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  956. }
  957. }
  958. SEM_BRANCH_FINI (vpc);
  959. #undef FLD
  960. }
  961. NEXT (vpc);
  962. CASE (sem, INSN_BCL8) : /* bcl.s $disp8 */
  963. {
  964. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  965. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  966. #define FLD(f) abuf->fields.sfmt_bl8.f
  967. int UNUSED written = 0;
  968. IADDR UNUSED pc = abuf->addr;
  969. SEM_BRANCH_INIT
  970. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  971. if (CPU (h_cond)) {
  972. {
  973. {
  974. SI opval = ADDSI (ANDSI (pc, -4), 4);
  975. CPU (h_gr[((UINT) 14)]) = opval;
  976. written |= (1 << 3);
  977. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  978. }
  979. {
  980. USI opval = FLD (i_disp8);
  981. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  982. written |= (1 << 4);
  983. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  984. }
  985. }
  986. }
  987. abuf->written = written;
  988. SEM_BRANCH_FINI (vpc);
  989. #undef FLD
  990. }
  991. NEXT (vpc);
  992. CASE (sem, INSN_BCL24) : /* bcl.l $disp24 */
  993. {
  994. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  995. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  996. #define FLD(f) abuf->fields.sfmt_bl24.f
  997. int UNUSED written = 0;
  998. IADDR UNUSED pc = abuf->addr;
  999. SEM_BRANCH_INIT
  1000. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1001. if (CPU (h_cond)) {
  1002. {
  1003. {
  1004. SI opval = ADDSI (pc, 4);
  1005. CPU (h_gr[((UINT) 14)]) = opval;
  1006. written |= (1 << 3);
  1007. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1008. }
  1009. {
  1010. USI opval = FLD (i_disp24);
  1011. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  1012. written |= (1 << 4);
  1013. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  1014. }
  1015. }
  1016. }
  1017. abuf->written = written;
  1018. SEM_BRANCH_FINI (vpc);
  1019. #undef FLD
  1020. }
  1021. NEXT (vpc);
  1022. CASE (sem, INSN_BNC8) : /* bnc.s $disp8 */
  1023. {
  1024. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1025. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1026. #define FLD(f) abuf->fields.sfmt_bl8.f
  1027. int UNUSED written = 0;
  1028. IADDR UNUSED pc = abuf->addr;
  1029. SEM_BRANCH_INIT
  1030. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  1031. if (NOTBI (CPU (h_cond))) {
  1032. {
  1033. USI opval = FLD (i_disp8);
  1034. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  1035. written |= (1 << 2);
  1036. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  1037. }
  1038. }
  1039. abuf->written = written;
  1040. SEM_BRANCH_FINI (vpc);
  1041. #undef FLD
  1042. }
  1043. NEXT (vpc);
  1044. CASE (sem, INSN_BNC24) : /* bnc.l $disp24 */
  1045. {
  1046. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1047. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1048. #define FLD(f) abuf->fields.sfmt_bl24.f
  1049. int UNUSED written = 0;
  1050. IADDR UNUSED pc = abuf->addr;
  1051. SEM_BRANCH_INIT
  1052. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1053. if (NOTBI (CPU (h_cond))) {
  1054. {
  1055. USI opval = FLD (i_disp24);
  1056. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  1057. written |= (1 << 2);
  1058. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  1059. }
  1060. }
  1061. abuf->written = written;
  1062. SEM_BRANCH_FINI (vpc);
  1063. #undef FLD
  1064. }
  1065. NEXT (vpc);
  1066. CASE (sem, INSN_BNE) : /* bne $src1,$src2,$disp16 */
  1067. {
  1068. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1069. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1070. #define FLD(f) abuf->fields.sfmt_beq.f
  1071. int UNUSED written = 0;
  1072. IADDR UNUSED pc = abuf->addr;
  1073. SEM_BRANCH_INIT
  1074. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1075. if (NESI (* FLD (i_src1), * FLD (i_src2))) {
  1076. {
  1077. USI opval = FLD (i_disp16);
  1078. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  1079. written |= (1 << 3);
  1080. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  1081. }
  1082. }
  1083. abuf->written = written;
  1084. SEM_BRANCH_FINI (vpc);
  1085. #undef FLD
  1086. }
  1087. NEXT (vpc);
  1088. CASE (sem, INSN_BRA8) : /* bra.s $disp8 */
  1089. {
  1090. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1091. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1092. #define FLD(f) abuf->fields.sfmt_bl8.f
  1093. int UNUSED written = 0;
  1094. IADDR UNUSED pc = abuf->addr;
  1095. SEM_BRANCH_INIT
  1096. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  1097. {
  1098. USI opval = FLD (i_disp8);
  1099. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  1100. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  1101. }
  1102. SEM_BRANCH_FINI (vpc);
  1103. #undef FLD
  1104. }
  1105. NEXT (vpc);
  1106. CASE (sem, INSN_BRA24) : /* bra.l $disp24 */
  1107. {
  1108. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1109. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1110. #define FLD(f) abuf->fields.sfmt_bl24.f
  1111. int UNUSED written = 0;
  1112. IADDR UNUSED pc = abuf->addr;
  1113. SEM_BRANCH_INIT
  1114. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1115. {
  1116. USI opval = FLD (i_disp24);
  1117. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  1118. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  1119. }
  1120. SEM_BRANCH_FINI (vpc);
  1121. #undef FLD
  1122. }
  1123. NEXT (vpc);
  1124. CASE (sem, INSN_BNCL8) : /* bncl.s $disp8 */
  1125. {
  1126. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1127. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1128. #define FLD(f) abuf->fields.sfmt_bl8.f
  1129. int UNUSED written = 0;
  1130. IADDR UNUSED pc = abuf->addr;
  1131. SEM_BRANCH_INIT
  1132. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  1133. if (NOTBI (CPU (h_cond))) {
  1134. {
  1135. {
  1136. SI opval = ADDSI (ANDSI (pc, -4), 4);
  1137. CPU (h_gr[((UINT) 14)]) = opval;
  1138. written |= (1 << 3);
  1139. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1140. }
  1141. {
  1142. USI opval = FLD (i_disp8);
  1143. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  1144. written |= (1 << 4);
  1145. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  1146. }
  1147. }
  1148. }
  1149. abuf->written = written;
  1150. SEM_BRANCH_FINI (vpc);
  1151. #undef FLD
  1152. }
  1153. NEXT (vpc);
  1154. CASE (sem, INSN_BNCL24) : /* bncl.l $disp24 */
  1155. {
  1156. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1157. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1158. #define FLD(f) abuf->fields.sfmt_bl24.f
  1159. int UNUSED written = 0;
  1160. IADDR UNUSED pc = abuf->addr;
  1161. SEM_BRANCH_INIT
  1162. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1163. if (NOTBI (CPU (h_cond))) {
  1164. {
  1165. {
  1166. SI opval = ADDSI (pc, 4);
  1167. CPU (h_gr[((UINT) 14)]) = opval;
  1168. written |= (1 << 3);
  1169. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1170. }
  1171. {
  1172. USI opval = FLD (i_disp24);
  1173. SEM_BRANCH_VIA_CACHE (current_cpu, sem_arg, opval, vpc);
  1174. written |= (1 << 4);
  1175. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  1176. }
  1177. }
  1178. }
  1179. abuf->written = written;
  1180. SEM_BRANCH_FINI (vpc);
  1181. #undef FLD
  1182. }
  1183. NEXT (vpc);
  1184. CASE (sem, INSN_CMP) : /* cmp $src1,$src2 */
  1185. {
  1186. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1187. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1188. #define FLD(f) abuf->fields.sfmt_st_plus.f
  1189. int UNUSED written = 0;
  1190. IADDR UNUSED pc = abuf->addr;
  1191. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  1192. {
  1193. BI opval = LTSI (* FLD (i_src1), * FLD (i_src2));
  1194. CPU (h_cond) = opval;
  1195. CGEN_TRACE_RESULT (current_cpu, abuf, "cond", 'x', opval);
  1196. }
  1197. #undef FLD
  1198. }
  1199. NEXT (vpc);
  1200. CASE (sem, INSN_CMPI) : /* cmpi $src2,$simm16 */
  1201. {
  1202. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1203. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1204. #define FLD(f) abuf->fields.sfmt_st_d.f
  1205. int UNUSED written = 0;
  1206. IADDR UNUSED pc = abuf->addr;
  1207. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1208. {
  1209. BI opval = LTSI (* FLD (i_src2), FLD (f_simm16));
  1210. CPU (h_cond) = opval;
  1211. CGEN_TRACE_RESULT (current_cpu, abuf, "cond", 'x', opval);
  1212. }
  1213. #undef FLD
  1214. }
  1215. NEXT (vpc);
  1216. CASE (sem, INSN_CMPU) : /* cmpu $src1,$src2 */
  1217. {
  1218. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1219. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1220. #define FLD(f) abuf->fields.sfmt_st_plus.f
  1221. int UNUSED written = 0;
  1222. IADDR UNUSED pc = abuf->addr;
  1223. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  1224. {
  1225. BI opval = LTUSI (* FLD (i_src1), * FLD (i_src2));
  1226. CPU (h_cond) = opval;
  1227. CGEN_TRACE_RESULT (current_cpu, abuf, "cond", 'x', opval);
  1228. }
  1229. #undef FLD
  1230. }
  1231. NEXT (vpc);
  1232. CASE (sem, INSN_CMPUI) : /* cmpui $src2,$simm16 */
  1233. {
  1234. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1235. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1236. #define FLD(f) abuf->fields.sfmt_st_d.f
  1237. int UNUSED written = 0;
  1238. IADDR UNUSED pc = abuf->addr;
  1239. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1240. {
  1241. BI opval = LTUSI (* FLD (i_src2), FLD (f_simm16));
  1242. CPU (h_cond) = opval;
  1243. CGEN_TRACE_RESULT (current_cpu, abuf, "cond", 'x', opval);
  1244. }
  1245. #undef FLD
  1246. }
  1247. NEXT (vpc);
  1248. CASE (sem, INSN_CMPEQ) : /* cmpeq $src1,$src2 */
  1249. {
  1250. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1251. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1252. #define FLD(f) abuf->fields.sfmt_st_plus.f
  1253. int UNUSED written = 0;
  1254. IADDR UNUSED pc = abuf->addr;
  1255. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  1256. {
  1257. BI opval = EQSI (* FLD (i_src1), * FLD (i_src2));
  1258. CPU (h_cond) = opval;
  1259. CGEN_TRACE_RESULT (current_cpu, abuf, "cond", 'x', opval);
  1260. }
  1261. #undef FLD
  1262. }
  1263. NEXT (vpc);
  1264. CASE (sem, INSN_CMPZ) : /* cmpz $src2 */
  1265. {
  1266. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1267. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1268. #define FLD(f) abuf->fields.sfmt_st_plus.f
  1269. int UNUSED written = 0;
  1270. IADDR UNUSED pc = abuf->addr;
  1271. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  1272. {
  1273. BI opval = EQSI (* FLD (i_src2), 0);
  1274. CPU (h_cond) = opval;
  1275. CGEN_TRACE_RESULT (current_cpu, abuf, "cond", 'x', opval);
  1276. }
  1277. #undef FLD
  1278. }
  1279. NEXT (vpc);
  1280. CASE (sem, INSN_DIV) : /* div $dr,$sr */
  1281. {
  1282. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1283. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1284. #define FLD(f) abuf->fields.sfmt_add.f
  1285. int UNUSED written = 0;
  1286. IADDR UNUSED pc = abuf->addr;
  1287. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1288. if (NESI (* FLD (i_sr), 0)) {
  1289. {
  1290. SI opval = DIVSI (* FLD (i_dr), * FLD (i_sr));
  1291. * FLD (i_dr) = opval;
  1292. written |= (1 << 2);
  1293. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1294. }
  1295. }
  1296. abuf->written = written;
  1297. #undef FLD
  1298. }
  1299. NEXT (vpc);
  1300. CASE (sem, INSN_DIVU) : /* divu $dr,$sr */
  1301. {
  1302. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1303. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1304. #define FLD(f) abuf->fields.sfmt_add.f
  1305. int UNUSED written = 0;
  1306. IADDR UNUSED pc = abuf->addr;
  1307. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1308. if (NESI (* FLD (i_sr), 0)) {
  1309. {
  1310. SI opval = UDIVSI (* FLD (i_dr), * FLD (i_sr));
  1311. * FLD (i_dr) = opval;
  1312. written |= (1 << 2);
  1313. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1314. }
  1315. }
  1316. abuf->written = written;
  1317. #undef FLD
  1318. }
  1319. NEXT (vpc);
  1320. CASE (sem, INSN_REM) : /* rem $dr,$sr */
  1321. {
  1322. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1323. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1324. #define FLD(f) abuf->fields.sfmt_add.f
  1325. int UNUSED written = 0;
  1326. IADDR UNUSED pc = abuf->addr;
  1327. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1328. if (NESI (* FLD (i_sr), 0)) {
  1329. {
  1330. SI opval = MODSI (* FLD (i_dr), * FLD (i_sr));
  1331. * FLD (i_dr) = opval;
  1332. written |= (1 << 2);
  1333. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1334. }
  1335. }
  1336. abuf->written = written;
  1337. #undef FLD
  1338. }
  1339. NEXT (vpc);
  1340. CASE (sem, INSN_REMU) : /* remu $dr,$sr */
  1341. {
  1342. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1343. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1344. #define FLD(f) abuf->fields.sfmt_add.f
  1345. int UNUSED written = 0;
  1346. IADDR UNUSED pc = abuf->addr;
  1347. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1348. if (NESI (* FLD (i_sr), 0)) {
  1349. {
  1350. SI opval = UMODSI (* FLD (i_dr), * FLD (i_sr));
  1351. * FLD (i_dr) = opval;
  1352. written |= (1 << 2);
  1353. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1354. }
  1355. }
  1356. abuf->written = written;
  1357. #undef FLD
  1358. }
  1359. NEXT (vpc);
  1360. CASE (sem, INSN_REMH) : /* remh $dr,$sr */
  1361. {
  1362. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1363. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1364. #define FLD(f) abuf->fields.sfmt_add.f
  1365. int UNUSED written = 0;
  1366. IADDR UNUSED pc = abuf->addr;
  1367. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1368. if (NESI (* FLD (i_sr), 0)) {
  1369. {
  1370. SI opval = MODSI (EXTHISI (TRUNCSIHI (* FLD (i_dr))), * FLD (i_sr));
  1371. * FLD (i_dr) = opval;
  1372. written |= (1 << 2);
  1373. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1374. }
  1375. }
  1376. abuf->written = written;
  1377. #undef FLD
  1378. }
  1379. NEXT (vpc);
  1380. CASE (sem, INSN_REMUH) : /* remuh $dr,$sr */
  1381. {
  1382. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1383. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1384. #define FLD(f) abuf->fields.sfmt_add.f
  1385. int UNUSED written = 0;
  1386. IADDR UNUSED pc = abuf->addr;
  1387. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1388. if (NESI (* FLD (i_sr), 0)) {
  1389. {
  1390. SI opval = UMODSI (* FLD (i_dr), * FLD (i_sr));
  1391. * FLD (i_dr) = opval;
  1392. written |= (1 << 2);
  1393. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1394. }
  1395. }
  1396. abuf->written = written;
  1397. #undef FLD
  1398. }
  1399. NEXT (vpc);
  1400. CASE (sem, INSN_REMB) : /* remb $dr,$sr */
  1401. {
  1402. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1403. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1404. #define FLD(f) abuf->fields.sfmt_add.f
  1405. int UNUSED written = 0;
  1406. IADDR UNUSED pc = abuf->addr;
  1407. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1408. if (NESI (* FLD (i_sr), 0)) {
  1409. {
  1410. SI opval = MODSI (EXTBISI (TRUNCSIBI (* FLD (i_dr))), * FLD (i_sr));
  1411. * FLD (i_dr) = opval;
  1412. written |= (1 << 2);
  1413. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1414. }
  1415. }
  1416. abuf->written = written;
  1417. #undef FLD
  1418. }
  1419. NEXT (vpc);
  1420. CASE (sem, INSN_REMUB) : /* remub $dr,$sr */
  1421. {
  1422. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1423. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1424. #define FLD(f) abuf->fields.sfmt_add.f
  1425. int UNUSED written = 0;
  1426. IADDR UNUSED pc = abuf->addr;
  1427. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1428. if (NESI (* FLD (i_sr), 0)) {
  1429. {
  1430. SI opval = UMODSI (* FLD (i_dr), * FLD (i_sr));
  1431. * FLD (i_dr) = opval;
  1432. written |= (1 << 2);
  1433. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1434. }
  1435. }
  1436. abuf->written = written;
  1437. #undef FLD
  1438. }
  1439. NEXT (vpc);
  1440. CASE (sem, INSN_DIVUH) : /* divuh $dr,$sr */
  1441. {
  1442. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1443. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1444. #define FLD(f) abuf->fields.sfmt_add.f
  1445. int UNUSED written = 0;
  1446. IADDR UNUSED pc = abuf->addr;
  1447. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1448. if (NESI (* FLD (i_sr), 0)) {
  1449. {
  1450. SI opval = UDIVSI (* FLD (i_dr), * FLD (i_sr));
  1451. * FLD (i_dr) = opval;
  1452. written |= (1 << 2);
  1453. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1454. }
  1455. }
  1456. abuf->written = written;
  1457. #undef FLD
  1458. }
  1459. NEXT (vpc);
  1460. CASE (sem, INSN_DIVB) : /* divb $dr,$sr */
  1461. {
  1462. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1463. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1464. #define FLD(f) abuf->fields.sfmt_add.f
  1465. int UNUSED written = 0;
  1466. IADDR UNUSED pc = abuf->addr;
  1467. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1468. if (NESI (* FLD (i_sr), 0)) {
  1469. {
  1470. SI opval = DIVSI (EXTBISI (TRUNCSIBI (* FLD (i_dr))), * FLD (i_sr));
  1471. * FLD (i_dr) = opval;
  1472. written |= (1 << 2);
  1473. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1474. }
  1475. }
  1476. abuf->written = written;
  1477. #undef FLD
  1478. }
  1479. NEXT (vpc);
  1480. CASE (sem, INSN_DIVUB) : /* divub $dr,$sr */
  1481. {
  1482. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1483. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1484. #define FLD(f) abuf->fields.sfmt_add.f
  1485. int UNUSED written = 0;
  1486. IADDR UNUSED pc = abuf->addr;
  1487. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1488. if (NESI (* FLD (i_sr), 0)) {
  1489. {
  1490. SI opval = UDIVSI (* FLD (i_dr), * FLD (i_sr));
  1491. * FLD (i_dr) = opval;
  1492. written |= (1 << 2);
  1493. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1494. }
  1495. }
  1496. abuf->written = written;
  1497. #undef FLD
  1498. }
  1499. NEXT (vpc);
  1500. CASE (sem, INSN_DIVH) : /* divh $dr,$sr */
  1501. {
  1502. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1503. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1504. #define FLD(f) abuf->fields.sfmt_add.f
  1505. int UNUSED written = 0;
  1506. IADDR UNUSED pc = abuf->addr;
  1507. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1508. if (NESI (* FLD (i_sr), 0)) {
  1509. {
  1510. SI opval = DIVSI (EXTHISI (TRUNCSIHI (* FLD (i_dr))), * FLD (i_sr));
  1511. * FLD (i_dr) = opval;
  1512. written |= (1 << 2);
  1513. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1514. }
  1515. }
  1516. abuf->written = written;
  1517. #undef FLD
  1518. }
  1519. NEXT (vpc);
  1520. CASE (sem, INSN_JC) : /* jc $sr */
  1521. {
  1522. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1523. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1524. #define FLD(f) abuf->fields.sfmt_jl.f
  1525. int UNUSED written = 0;
  1526. IADDR UNUSED pc = abuf->addr;
  1527. SEM_BRANCH_INIT
  1528. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  1529. if (CPU (h_cond)) {
  1530. {
  1531. USI opval = ANDSI (* FLD (i_sr), -4);
  1532. SEM_BRANCH_VIA_ADDR (current_cpu, sem_arg, opval, vpc);
  1533. written |= (1 << 2);
  1534. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  1535. }
  1536. }
  1537. abuf->written = written;
  1538. SEM_BRANCH_FINI (vpc);
  1539. #undef FLD
  1540. }
  1541. NEXT (vpc);
  1542. CASE (sem, INSN_JNC) : /* jnc $sr */
  1543. {
  1544. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1545. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1546. #define FLD(f) abuf->fields.sfmt_jl.f
  1547. int UNUSED written = 0;
  1548. IADDR UNUSED pc = abuf->addr;
  1549. SEM_BRANCH_INIT
  1550. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  1551. if (NOTBI (CPU (h_cond))) {
  1552. {
  1553. USI opval = ANDSI (* FLD (i_sr), -4);
  1554. SEM_BRANCH_VIA_ADDR (current_cpu, sem_arg, opval, vpc);
  1555. written |= (1 << 2);
  1556. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  1557. }
  1558. }
  1559. abuf->written = written;
  1560. SEM_BRANCH_FINI (vpc);
  1561. #undef FLD
  1562. }
  1563. NEXT (vpc);
  1564. CASE (sem, INSN_JL) : /* jl $sr */
  1565. {
  1566. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1567. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1568. #define FLD(f) abuf->fields.sfmt_jl.f
  1569. int UNUSED written = 0;
  1570. IADDR UNUSED pc = abuf->addr;
  1571. SEM_BRANCH_INIT
  1572. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  1573. {
  1574. SI temp0;USI temp1;
  1575. temp0 = ADDSI (ANDSI (pc, -4), 4);
  1576. temp1 = ANDSI (* FLD (i_sr), -4);
  1577. {
  1578. SI opval = temp0;
  1579. CPU (h_gr[((UINT) 14)]) = opval;
  1580. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1581. }
  1582. {
  1583. USI opval = temp1;
  1584. SEM_BRANCH_VIA_ADDR (current_cpu, sem_arg, opval, vpc);
  1585. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  1586. }
  1587. }
  1588. SEM_BRANCH_FINI (vpc);
  1589. #undef FLD
  1590. }
  1591. NEXT (vpc);
  1592. CASE (sem, INSN_JMP) : /* jmp $sr */
  1593. {
  1594. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1595. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1596. #define FLD(f) abuf->fields.sfmt_jl.f
  1597. int UNUSED written = 0;
  1598. IADDR UNUSED pc = abuf->addr;
  1599. SEM_BRANCH_INIT
  1600. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  1601. {
  1602. USI opval = ANDSI (* FLD (i_sr), -4);
  1603. SEM_BRANCH_VIA_ADDR (current_cpu, sem_arg, opval, vpc);
  1604. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  1605. }
  1606. SEM_BRANCH_FINI (vpc);
  1607. #undef FLD
  1608. }
  1609. NEXT (vpc);
  1610. CASE (sem, INSN_LD) : /* ld $dr,@$sr */
  1611. {
  1612. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1613. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1614. #define FLD(f) abuf->fields.sfmt_ld_plus.f
  1615. int UNUSED written = 0;
  1616. IADDR UNUSED pc = abuf->addr;
  1617. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  1618. {
  1619. SI opval = GETMEMSI (current_cpu, pc, * FLD (i_sr));
  1620. * FLD (i_dr) = opval;
  1621. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1622. }
  1623. #undef FLD
  1624. }
  1625. NEXT (vpc);
  1626. CASE (sem, INSN_LD_D) : /* ld $dr,@($slo16,$sr) */
  1627. {
  1628. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1629. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1630. #define FLD(f) abuf->fields.sfmt_add3.f
  1631. int UNUSED written = 0;
  1632. IADDR UNUSED pc = abuf->addr;
  1633. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1634. {
  1635. SI opval = GETMEMSI (current_cpu, pc, ADDSI (* FLD (i_sr), FLD (f_simm16)));
  1636. * FLD (i_dr) = opval;
  1637. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1638. }
  1639. #undef FLD
  1640. }
  1641. NEXT (vpc);
  1642. CASE (sem, INSN_LDB) : /* ldb $dr,@$sr */
  1643. {
  1644. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1645. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1646. #define FLD(f) abuf->fields.sfmt_ld_plus.f
  1647. int UNUSED written = 0;
  1648. IADDR UNUSED pc = abuf->addr;
  1649. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  1650. {
  1651. SI opval = EXTQISI (GETMEMQI (current_cpu, pc, * FLD (i_sr)));
  1652. * FLD (i_dr) = opval;
  1653. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1654. }
  1655. #undef FLD
  1656. }
  1657. NEXT (vpc);
  1658. CASE (sem, INSN_LDB_D) : /* ldb $dr,@($slo16,$sr) */
  1659. {
  1660. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1661. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1662. #define FLD(f) abuf->fields.sfmt_add3.f
  1663. int UNUSED written = 0;
  1664. IADDR UNUSED pc = abuf->addr;
  1665. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1666. {
  1667. SI opval = EXTQISI (GETMEMQI (current_cpu, pc, ADDSI (* FLD (i_sr), FLD (f_simm16))));
  1668. * FLD (i_dr) = opval;
  1669. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1670. }
  1671. #undef FLD
  1672. }
  1673. NEXT (vpc);
  1674. CASE (sem, INSN_LDH) : /* ldh $dr,@$sr */
  1675. {
  1676. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1677. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1678. #define FLD(f) abuf->fields.sfmt_ld_plus.f
  1679. int UNUSED written = 0;
  1680. IADDR UNUSED pc = abuf->addr;
  1681. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  1682. {
  1683. SI opval = EXTHISI (GETMEMHI (current_cpu, pc, * FLD (i_sr)));
  1684. * FLD (i_dr) = opval;
  1685. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1686. }
  1687. #undef FLD
  1688. }
  1689. NEXT (vpc);
  1690. CASE (sem, INSN_LDH_D) : /* ldh $dr,@($slo16,$sr) */
  1691. {
  1692. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1693. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1694. #define FLD(f) abuf->fields.sfmt_add3.f
  1695. int UNUSED written = 0;
  1696. IADDR UNUSED pc = abuf->addr;
  1697. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1698. {
  1699. SI opval = EXTHISI (GETMEMHI (current_cpu, pc, ADDSI (* FLD (i_sr), FLD (f_simm16))));
  1700. * FLD (i_dr) = opval;
  1701. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1702. }
  1703. #undef FLD
  1704. }
  1705. NEXT (vpc);
  1706. CASE (sem, INSN_LDUB) : /* ldub $dr,@$sr */
  1707. {
  1708. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1709. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1710. #define FLD(f) abuf->fields.sfmt_ld_plus.f
  1711. int UNUSED written = 0;
  1712. IADDR UNUSED pc = abuf->addr;
  1713. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  1714. {
  1715. SI opval = ZEXTQISI (GETMEMQI (current_cpu, pc, * FLD (i_sr)));
  1716. * FLD (i_dr) = opval;
  1717. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1718. }
  1719. #undef FLD
  1720. }
  1721. NEXT (vpc);
  1722. CASE (sem, INSN_LDUB_D) : /* ldub $dr,@($slo16,$sr) */
  1723. {
  1724. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1725. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1726. #define FLD(f) abuf->fields.sfmt_add3.f
  1727. int UNUSED written = 0;
  1728. IADDR UNUSED pc = abuf->addr;
  1729. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1730. {
  1731. SI opval = ZEXTQISI (GETMEMQI (current_cpu, pc, ADDSI (* FLD (i_sr), FLD (f_simm16))));
  1732. * FLD (i_dr) = opval;
  1733. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1734. }
  1735. #undef FLD
  1736. }
  1737. NEXT (vpc);
  1738. CASE (sem, INSN_LDUH) : /* lduh $dr,@$sr */
  1739. {
  1740. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1741. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1742. #define FLD(f) abuf->fields.sfmt_ld_plus.f
  1743. int UNUSED written = 0;
  1744. IADDR UNUSED pc = abuf->addr;
  1745. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  1746. {
  1747. SI opval = ZEXTHISI (GETMEMHI (current_cpu, pc, * FLD (i_sr)));
  1748. * FLD (i_dr) = opval;
  1749. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1750. }
  1751. #undef FLD
  1752. }
  1753. NEXT (vpc);
  1754. CASE (sem, INSN_LDUH_D) : /* lduh $dr,@($slo16,$sr) */
  1755. {
  1756. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1757. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1758. #define FLD(f) abuf->fields.sfmt_add3.f
  1759. int UNUSED written = 0;
  1760. IADDR UNUSED pc = abuf->addr;
  1761. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1762. {
  1763. SI opval = ZEXTHISI (GETMEMHI (current_cpu, pc, ADDSI (* FLD (i_sr), FLD (f_simm16))));
  1764. * FLD (i_dr) = opval;
  1765. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1766. }
  1767. #undef FLD
  1768. }
  1769. NEXT (vpc);
  1770. CASE (sem, INSN_LD_PLUS) : /* ld $dr,@$sr+ */
  1771. {
  1772. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1773. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1774. #define FLD(f) abuf->fields.sfmt_ld_plus.f
  1775. int UNUSED written = 0;
  1776. IADDR UNUSED pc = abuf->addr;
  1777. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  1778. {
  1779. SI temp0;SI temp1;
  1780. temp0 = GETMEMSI (current_cpu, pc, * FLD (i_sr));
  1781. temp1 = ADDSI (* FLD (i_sr), 4);
  1782. {
  1783. SI opval = temp0;
  1784. * FLD (i_dr) = opval;
  1785. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1786. }
  1787. {
  1788. SI opval = temp1;
  1789. * FLD (i_sr) = opval;
  1790. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1791. }
  1792. }
  1793. #undef FLD
  1794. }
  1795. NEXT (vpc);
  1796. CASE (sem, INSN_LD24) : /* ld24 $dr,$uimm24 */
  1797. {
  1798. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1799. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1800. #define FLD(f) abuf->fields.sfmt_ld24.f
  1801. int UNUSED written = 0;
  1802. IADDR UNUSED pc = abuf->addr;
  1803. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1804. {
  1805. SI opval = FLD (i_uimm24);
  1806. * FLD (i_dr) = opval;
  1807. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1808. }
  1809. #undef FLD
  1810. }
  1811. NEXT (vpc);
  1812. CASE (sem, INSN_LDI8) : /* ldi8 $dr,$simm8 */
  1813. {
  1814. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1815. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1816. #define FLD(f) abuf->fields.sfmt_addi.f
  1817. int UNUSED written = 0;
  1818. IADDR UNUSED pc = abuf->addr;
  1819. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  1820. {
  1821. SI opval = FLD (f_simm8);
  1822. * FLD (i_dr) = opval;
  1823. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1824. }
  1825. #undef FLD
  1826. }
  1827. NEXT (vpc);
  1828. CASE (sem, INSN_LDI16) : /* ldi16 $dr,$hash$slo16 */
  1829. {
  1830. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1831. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1832. #define FLD(f) abuf->fields.sfmt_add3.f
  1833. int UNUSED written = 0;
  1834. IADDR UNUSED pc = abuf->addr;
  1835. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  1836. {
  1837. SI opval = FLD (f_simm16);
  1838. * FLD (i_dr) = opval;
  1839. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1840. }
  1841. #undef FLD
  1842. }
  1843. NEXT (vpc);
  1844. CASE (sem, INSN_LOCK) : /* lock $dr,@$sr */
  1845. {
  1846. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1847. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1848. #define FLD(f) abuf->fields.sfmt_ld_plus.f
  1849. int UNUSED written = 0;
  1850. IADDR UNUSED pc = abuf->addr;
  1851. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  1852. {
  1853. {
  1854. BI opval = 1;
  1855. CPU (h_lock) = opval;
  1856. CGEN_TRACE_RESULT (current_cpu, abuf, "lock", 'x', opval);
  1857. }
  1858. {
  1859. SI opval = GETMEMSI (current_cpu, pc, * FLD (i_sr));
  1860. * FLD (i_dr) = opval;
  1861. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1862. }
  1863. }
  1864. #undef FLD
  1865. }
  1866. NEXT (vpc);
  1867. CASE (sem, INSN_MACHI_A) : /* machi $src1,$src2,$acc */
  1868. {
  1869. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1870. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1871. #define FLD(f) abuf->fields.sfmt_machi_a.f
  1872. int UNUSED written = 0;
  1873. IADDR UNUSED pc = abuf->addr;
  1874. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  1875. {
  1876. DI opval = SRADI (SLLDI (ADDDI (GET_H_ACCUMS (FLD (f_acc)), MULDI (EXTSIDI (ANDSI (* FLD (i_src1), 0xffff0000)), EXTHIDI (TRUNCSIHI (SRASI (* FLD (i_src2), 16))))), 8), 8);
  1877. SET_H_ACCUMS (FLD (f_acc), opval);
  1878. CGEN_TRACE_RESULT (current_cpu, abuf, "accums", 'D', opval);
  1879. }
  1880. #undef FLD
  1881. }
  1882. NEXT (vpc);
  1883. CASE (sem, INSN_MACLO_A) : /* maclo $src1,$src2,$acc */
  1884. {
  1885. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1886. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1887. #define FLD(f) abuf->fields.sfmt_machi_a.f
  1888. int UNUSED written = 0;
  1889. IADDR UNUSED pc = abuf->addr;
  1890. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  1891. {
  1892. DI opval = SRADI (SLLDI (ADDDI (GET_H_ACCUMS (FLD (f_acc)), MULDI (EXTSIDI (SLLSI (* FLD (i_src1), 16)), EXTHIDI (TRUNCSIHI (* FLD (i_src2))))), 8), 8);
  1893. SET_H_ACCUMS (FLD (f_acc), opval);
  1894. CGEN_TRACE_RESULT (current_cpu, abuf, "accums", 'D', opval);
  1895. }
  1896. #undef FLD
  1897. }
  1898. NEXT (vpc);
  1899. CASE (sem, INSN_MACWHI_A) : /* macwhi $src1,$src2,$acc */
  1900. {
  1901. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1902. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1903. #define FLD(f) abuf->fields.sfmt_machi_a.f
  1904. int UNUSED written = 0;
  1905. IADDR UNUSED pc = abuf->addr;
  1906. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  1907. {
  1908. DI opval = ADDDI (GET_H_ACCUMS (FLD (f_acc)), MULDI (EXTSIDI (* FLD (i_src1)), EXTHIDI (TRUNCSIHI (SRASI (* FLD (i_src2), 16)))));
  1909. SET_H_ACCUMS (FLD (f_acc), opval);
  1910. CGEN_TRACE_RESULT (current_cpu, abuf, "accums", 'D', opval);
  1911. }
  1912. #undef FLD
  1913. }
  1914. NEXT (vpc);
  1915. CASE (sem, INSN_MACWLO_A) : /* macwlo $src1,$src2,$acc */
  1916. {
  1917. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1918. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1919. #define FLD(f) abuf->fields.sfmt_machi_a.f
  1920. int UNUSED written = 0;
  1921. IADDR UNUSED pc = abuf->addr;
  1922. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  1923. {
  1924. DI opval = ADDDI (GET_H_ACCUMS (FLD (f_acc)), MULDI (EXTSIDI (* FLD (i_src1)), EXTHIDI (TRUNCSIHI (* FLD (i_src2)))));
  1925. SET_H_ACCUMS (FLD (f_acc), opval);
  1926. CGEN_TRACE_RESULT (current_cpu, abuf, "accums", 'D', opval);
  1927. }
  1928. #undef FLD
  1929. }
  1930. NEXT (vpc);
  1931. CASE (sem, INSN_MUL) : /* mul $dr,$sr */
  1932. {
  1933. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1934. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1935. #define FLD(f) abuf->fields.sfmt_add.f
  1936. int UNUSED written = 0;
  1937. IADDR UNUSED pc = abuf->addr;
  1938. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  1939. {
  1940. SI opval = MULSI (* FLD (i_dr), * FLD (i_sr));
  1941. * FLD (i_dr) = opval;
  1942. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  1943. }
  1944. #undef FLD
  1945. }
  1946. NEXT (vpc);
  1947. CASE (sem, INSN_MULHI_A) : /* mulhi $src1,$src2,$acc */
  1948. {
  1949. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1950. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1951. #define FLD(f) abuf->fields.sfmt_machi_a.f
  1952. int UNUSED written = 0;
  1953. IADDR UNUSED pc = abuf->addr;
  1954. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  1955. {
  1956. DI opval = SRADI (SLLDI (MULDI (EXTSIDI (ANDSI (* FLD (i_src1), 0xffff0000)), EXTHIDI (TRUNCSIHI (SRASI (* FLD (i_src2), 16)))), 16), 16);
  1957. SET_H_ACCUMS (FLD (f_acc), opval);
  1958. CGEN_TRACE_RESULT (current_cpu, abuf, "accums", 'D', opval);
  1959. }
  1960. #undef FLD
  1961. }
  1962. NEXT (vpc);
  1963. CASE (sem, INSN_MULLO_A) : /* mullo $src1,$src2,$acc */
  1964. {
  1965. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1966. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1967. #define FLD(f) abuf->fields.sfmt_machi_a.f
  1968. int UNUSED written = 0;
  1969. IADDR UNUSED pc = abuf->addr;
  1970. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  1971. {
  1972. DI opval = SRADI (SLLDI (MULDI (EXTSIDI (SLLSI (* FLD (i_src1), 16)), EXTHIDI (TRUNCSIHI (* FLD (i_src2)))), 16), 16);
  1973. SET_H_ACCUMS (FLD (f_acc), opval);
  1974. CGEN_TRACE_RESULT (current_cpu, abuf, "accums", 'D', opval);
  1975. }
  1976. #undef FLD
  1977. }
  1978. NEXT (vpc);
  1979. CASE (sem, INSN_MULWHI_A) : /* mulwhi $src1,$src2,$acc */
  1980. {
  1981. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1982. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1983. #define FLD(f) abuf->fields.sfmt_machi_a.f
  1984. int UNUSED written = 0;
  1985. IADDR UNUSED pc = abuf->addr;
  1986. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  1987. {
  1988. DI opval = MULDI (EXTSIDI (* FLD (i_src1)), EXTHIDI (TRUNCSIHI (SRASI (* FLD (i_src2), 16))));
  1989. SET_H_ACCUMS (FLD (f_acc), opval);
  1990. CGEN_TRACE_RESULT (current_cpu, abuf, "accums", 'D', opval);
  1991. }
  1992. #undef FLD
  1993. }
  1994. NEXT (vpc);
  1995. CASE (sem, INSN_MULWLO_A) : /* mulwlo $src1,$src2,$acc */
  1996. {
  1997. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  1998. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  1999. #define FLD(f) abuf->fields.sfmt_machi_a.f
  2000. int UNUSED written = 0;
  2001. IADDR UNUSED pc = abuf->addr;
  2002. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2003. {
  2004. DI opval = MULDI (EXTSIDI (* FLD (i_src1)), EXTHIDI (TRUNCSIHI (* FLD (i_src2))));
  2005. SET_H_ACCUMS (FLD (f_acc), opval);
  2006. CGEN_TRACE_RESULT (current_cpu, abuf, "accums", 'D', opval);
  2007. }
  2008. #undef FLD
  2009. }
  2010. NEXT (vpc);
  2011. CASE (sem, INSN_MV) : /* mv $dr,$sr */
  2012. {
  2013. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2014. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2015. #define FLD(f) abuf->fields.sfmt_ld_plus.f
  2016. int UNUSED written = 0;
  2017. IADDR UNUSED pc = abuf->addr;
  2018. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2019. {
  2020. SI opval = * FLD (i_sr);
  2021. * FLD (i_dr) = opval;
  2022. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  2023. }
  2024. #undef FLD
  2025. }
  2026. NEXT (vpc);
  2027. CASE (sem, INSN_MVFACHI_A) : /* mvfachi $dr,$accs */
  2028. {
  2029. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2030. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2031. #define FLD(f) abuf->fields.sfmt_mvfachi_a.f
  2032. int UNUSED written = 0;
  2033. IADDR UNUSED pc = abuf->addr;
  2034. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2035. {
  2036. SI opval = TRUNCDISI (SRADI (GET_H_ACCUMS (FLD (f_accs)), 32));
  2037. * FLD (i_dr) = opval;
  2038. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  2039. }
  2040. #undef FLD
  2041. }
  2042. NEXT (vpc);
  2043. CASE (sem, INSN_MVFACLO_A) : /* mvfaclo $dr,$accs */
  2044. {
  2045. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2046. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2047. #define FLD(f) abuf->fields.sfmt_mvfachi_a.f
  2048. int UNUSED written = 0;
  2049. IADDR UNUSED pc = abuf->addr;
  2050. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2051. {
  2052. SI opval = TRUNCDISI (GET_H_ACCUMS (FLD (f_accs)));
  2053. * FLD (i_dr) = opval;
  2054. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  2055. }
  2056. #undef FLD
  2057. }
  2058. NEXT (vpc);
  2059. CASE (sem, INSN_MVFACMI_A) : /* mvfacmi $dr,$accs */
  2060. {
  2061. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2062. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2063. #define FLD(f) abuf->fields.sfmt_mvfachi_a.f
  2064. int UNUSED written = 0;
  2065. IADDR UNUSED pc = abuf->addr;
  2066. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2067. {
  2068. SI opval = TRUNCDISI (SRADI (GET_H_ACCUMS (FLD (f_accs)), 16));
  2069. * FLD (i_dr) = opval;
  2070. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  2071. }
  2072. #undef FLD
  2073. }
  2074. NEXT (vpc);
  2075. CASE (sem, INSN_MVFC) : /* mvfc $dr,$scr */
  2076. {
  2077. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2078. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2079. #define FLD(f) abuf->fields.sfmt_ld_plus.f
  2080. int UNUSED written = 0;
  2081. IADDR UNUSED pc = abuf->addr;
  2082. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2083. {
  2084. SI opval = GET_H_CR (FLD (f_r2));
  2085. * FLD (i_dr) = opval;
  2086. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  2087. }
  2088. #undef FLD
  2089. }
  2090. NEXT (vpc);
  2091. CASE (sem, INSN_MVTACHI_A) : /* mvtachi $src1,$accs */
  2092. {
  2093. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2094. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2095. #define FLD(f) abuf->fields.sfmt_mvtachi_a.f
  2096. int UNUSED written = 0;
  2097. IADDR UNUSED pc = abuf->addr;
  2098. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2099. {
  2100. DI opval = ORDI (ANDDI (GET_H_ACCUMS (FLD (f_accs)), MAKEDI (0, 0xffffffff)), SLLDI (EXTSIDI (* FLD (i_src1)), 32));
  2101. SET_H_ACCUMS (FLD (f_accs), opval);
  2102. CGEN_TRACE_RESULT (current_cpu, abuf, "accums", 'D', opval);
  2103. }
  2104. #undef FLD
  2105. }
  2106. NEXT (vpc);
  2107. CASE (sem, INSN_MVTACLO_A) : /* mvtaclo $src1,$accs */
  2108. {
  2109. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2110. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2111. #define FLD(f) abuf->fields.sfmt_mvtachi_a.f
  2112. int UNUSED written = 0;
  2113. IADDR UNUSED pc = abuf->addr;
  2114. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2115. {
  2116. DI opval = ORDI (ANDDI (GET_H_ACCUMS (FLD (f_accs)), MAKEDI (0xffffffff, 0)), ZEXTSIDI (* FLD (i_src1)));
  2117. SET_H_ACCUMS (FLD (f_accs), opval);
  2118. CGEN_TRACE_RESULT (current_cpu, abuf, "accums", 'D', opval);
  2119. }
  2120. #undef FLD
  2121. }
  2122. NEXT (vpc);
  2123. CASE (sem, INSN_MVTC) : /* mvtc $sr,$dcr */
  2124. {
  2125. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2126. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2127. #define FLD(f) abuf->fields.sfmt_ld_plus.f
  2128. int UNUSED written = 0;
  2129. IADDR UNUSED pc = abuf->addr;
  2130. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2131. {
  2132. USI opval = * FLD (i_sr);
  2133. SET_H_CR (FLD (f_r1), opval);
  2134. CGEN_TRACE_RESULT (current_cpu, abuf, "cr", 'x', opval);
  2135. }
  2136. #undef FLD
  2137. }
  2138. NEXT (vpc);
  2139. CASE (sem, INSN_NEG) : /* neg $dr,$sr */
  2140. {
  2141. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2142. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2143. #define FLD(f) abuf->fields.sfmt_ld_plus.f
  2144. int UNUSED written = 0;
  2145. IADDR UNUSED pc = abuf->addr;
  2146. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2147. {
  2148. SI opval = NEGSI (* FLD (i_sr));
  2149. * FLD (i_dr) = opval;
  2150. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  2151. }
  2152. #undef FLD
  2153. }
  2154. NEXT (vpc);
  2155. CASE (sem, INSN_NOP) : /* nop */
  2156. {
  2157. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2158. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2159. #define FLD(f) abuf->fields.sfmt_empty.f
  2160. int UNUSED written = 0;
  2161. IADDR UNUSED pc = abuf->addr;
  2162. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2163. PROFILE_COUNT_FILLNOPS (current_cpu, abuf->addr);
  2164. #undef FLD
  2165. }
  2166. NEXT (vpc);
  2167. CASE (sem, INSN_NOT) : /* not $dr,$sr */
  2168. {
  2169. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2170. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2171. #define FLD(f) abuf->fields.sfmt_ld_plus.f
  2172. int UNUSED written = 0;
  2173. IADDR UNUSED pc = abuf->addr;
  2174. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2175. {
  2176. SI opval = INVSI (* FLD (i_sr));
  2177. * FLD (i_dr) = opval;
  2178. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  2179. }
  2180. #undef FLD
  2181. }
  2182. NEXT (vpc);
  2183. CASE (sem, INSN_RAC_DSI) : /* rac $accd,$accs,$imm1 */
  2184. {
  2185. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2186. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2187. #define FLD(f) abuf->fields.sfmt_rac_dsi.f
  2188. int UNUSED written = 0;
  2189. IADDR UNUSED pc = abuf->addr;
  2190. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2191. {
  2192. DI tmp_tmp1;
  2193. tmp_tmp1 = SLLDI (GET_H_ACCUMS (FLD (f_accs)), FLD (f_imm1));
  2194. tmp_tmp1 = ADDDI (tmp_tmp1, MAKEDI (0, 32768));
  2195. {
  2196. DI opval = (GTDI (tmp_tmp1, MAKEDI (32767, 0xffff0000))) ? (MAKEDI (32767, 0xffff0000)) : (LTDI (tmp_tmp1, MAKEDI (0xffff8000, 0))) ? (MAKEDI (0xffff8000, 0)) : (ANDDI (tmp_tmp1, MAKEDI (0xffffffff, 0xffff0000)));
  2197. SET_H_ACCUMS (FLD (f_accd), opval);
  2198. CGEN_TRACE_RESULT (current_cpu, abuf, "accums", 'D', opval);
  2199. }
  2200. }
  2201. #undef FLD
  2202. }
  2203. NEXT (vpc);
  2204. CASE (sem, INSN_RACH_DSI) : /* rach $accd,$accs,$imm1 */
  2205. {
  2206. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2207. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2208. #define FLD(f) abuf->fields.sfmt_rac_dsi.f
  2209. int UNUSED written = 0;
  2210. IADDR UNUSED pc = abuf->addr;
  2211. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2212. {
  2213. DI tmp_tmp1;
  2214. tmp_tmp1 = SLLDI (GET_H_ACCUMS (FLD (f_accs)), FLD (f_imm1));
  2215. tmp_tmp1 = ADDDI (tmp_tmp1, MAKEDI (0, 0x80000000));
  2216. {
  2217. DI opval = (GTDI (tmp_tmp1, MAKEDI (32767, 0))) ? (MAKEDI (32767, 0)) : (LTDI (tmp_tmp1, MAKEDI (0xffff8000, 0))) ? (MAKEDI (0xffff8000, 0)) : (ANDDI (tmp_tmp1, MAKEDI (0xffffffff, 0)));
  2218. SET_H_ACCUMS (FLD (f_accd), opval);
  2219. CGEN_TRACE_RESULT (current_cpu, abuf, "accums", 'D', opval);
  2220. }
  2221. }
  2222. #undef FLD
  2223. }
  2224. NEXT (vpc);
  2225. CASE (sem, INSN_RTE) : /* rte */
  2226. {
  2227. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2228. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2229. #define FLD(f) abuf->fields.sfmt_empty.f
  2230. int UNUSED written = 0;
  2231. IADDR UNUSED pc = abuf->addr;
  2232. SEM_BRANCH_INIT
  2233. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2234. {
  2235. {
  2236. USI opval = ANDSI (GET_H_CR (((UINT) 6)), -4);
  2237. SEM_BRANCH_VIA_ADDR (current_cpu, sem_arg, opval, vpc);
  2238. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  2239. }
  2240. {
  2241. USI opval = GET_H_CR (((UINT) 14));
  2242. SET_H_CR (((UINT) 6), opval);
  2243. CGEN_TRACE_RESULT (current_cpu, abuf, "cr", 'x', opval);
  2244. }
  2245. {
  2246. UQI opval = CPU (h_bpsw);
  2247. SET_H_PSW (opval);
  2248. CGEN_TRACE_RESULT (current_cpu, abuf, "psw", 'x', opval);
  2249. }
  2250. {
  2251. UQI opval = CPU (h_bbpsw);
  2252. CPU (h_bpsw) = opval;
  2253. CGEN_TRACE_RESULT (current_cpu, abuf, "bpsw", 'x', opval);
  2254. }
  2255. }
  2256. SEM_BRANCH_FINI (vpc);
  2257. #undef FLD
  2258. }
  2259. NEXT (vpc);
  2260. CASE (sem, INSN_SETH) : /* seth $dr,$hash$hi16 */
  2261. {
  2262. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2263. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2264. #define FLD(f) abuf->fields.sfmt_seth.f
  2265. int UNUSED written = 0;
  2266. IADDR UNUSED pc = abuf->addr;
  2267. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2268. {
  2269. SI opval = SLLSI (FLD (f_hi16), 16);
  2270. * FLD (i_dr) = opval;
  2271. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  2272. }
  2273. #undef FLD
  2274. }
  2275. NEXT (vpc);
  2276. CASE (sem, INSN_SLL) : /* sll $dr,$sr */
  2277. {
  2278. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2279. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2280. #define FLD(f) abuf->fields.sfmt_add.f
  2281. int UNUSED written = 0;
  2282. IADDR UNUSED pc = abuf->addr;
  2283. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2284. {
  2285. SI opval = SLLSI (* FLD (i_dr), ANDSI (* FLD (i_sr), 31));
  2286. * FLD (i_dr) = opval;
  2287. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  2288. }
  2289. #undef FLD
  2290. }
  2291. NEXT (vpc);
  2292. CASE (sem, INSN_SLL3) : /* sll3 $dr,$sr,$simm16 */
  2293. {
  2294. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2295. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2296. #define FLD(f) abuf->fields.sfmt_add3.f
  2297. int UNUSED written = 0;
  2298. IADDR UNUSED pc = abuf->addr;
  2299. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2300. {
  2301. SI opval = SLLSI (* FLD (i_sr), ANDSI (FLD (f_simm16), 31));
  2302. * FLD (i_dr) = opval;
  2303. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  2304. }
  2305. #undef FLD
  2306. }
  2307. NEXT (vpc);
  2308. CASE (sem, INSN_SLLI) : /* slli $dr,$uimm5 */
  2309. {
  2310. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2311. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2312. #define FLD(f) abuf->fields.sfmt_slli.f
  2313. int UNUSED written = 0;
  2314. IADDR UNUSED pc = abuf->addr;
  2315. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2316. {
  2317. SI opval = SLLSI (* FLD (i_dr), FLD (f_uimm5));
  2318. * FLD (i_dr) = opval;
  2319. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  2320. }
  2321. #undef FLD
  2322. }
  2323. NEXT (vpc);
  2324. CASE (sem, INSN_SRA) : /* sra $dr,$sr */
  2325. {
  2326. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2327. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2328. #define FLD(f) abuf->fields.sfmt_add.f
  2329. int UNUSED written = 0;
  2330. IADDR UNUSED pc = abuf->addr;
  2331. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2332. {
  2333. SI opval = SRASI (* FLD (i_dr), ANDSI (* FLD (i_sr), 31));
  2334. * FLD (i_dr) = opval;
  2335. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  2336. }
  2337. #undef FLD
  2338. }
  2339. NEXT (vpc);
  2340. CASE (sem, INSN_SRA3) : /* sra3 $dr,$sr,$simm16 */
  2341. {
  2342. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2343. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2344. #define FLD(f) abuf->fields.sfmt_add3.f
  2345. int UNUSED written = 0;
  2346. IADDR UNUSED pc = abuf->addr;
  2347. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2348. {
  2349. SI opval = SRASI (* FLD (i_sr), ANDSI (FLD (f_simm16), 31));
  2350. * FLD (i_dr) = opval;
  2351. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  2352. }
  2353. #undef FLD
  2354. }
  2355. NEXT (vpc);
  2356. CASE (sem, INSN_SRAI) : /* srai $dr,$uimm5 */
  2357. {
  2358. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2359. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2360. #define FLD(f) abuf->fields.sfmt_slli.f
  2361. int UNUSED written = 0;
  2362. IADDR UNUSED pc = abuf->addr;
  2363. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2364. {
  2365. SI opval = SRASI (* FLD (i_dr), FLD (f_uimm5));
  2366. * FLD (i_dr) = opval;
  2367. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  2368. }
  2369. #undef FLD
  2370. }
  2371. NEXT (vpc);
  2372. CASE (sem, INSN_SRL) : /* srl $dr,$sr */
  2373. {
  2374. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2375. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2376. #define FLD(f) abuf->fields.sfmt_add.f
  2377. int UNUSED written = 0;
  2378. IADDR UNUSED pc = abuf->addr;
  2379. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2380. {
  2381. SI opval = SRLSI (* FLD (i_dr), ANDSI (* FLD (i_sr), 31));
  2382. * FLD (i_dr) = opval;
  2383. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  2384. }
  2385. #undef FLD
  2386. }
  2387. NEXT (vpc);
  2388. CASE (sem, INSN_SRL3) : /* srl3 $dr,$sr,$simm16 */
  2389. {
  2390. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2391. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2392. #define FLD(f) abuf->fields.sfmt_add3.f
  2393. int UNUSED written = 0;
  2394. IADDR UNUSED pc = abuf->addr;
  2395. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2396. {
  2397. SI opval = SRLSI (* FLD (i_sr), ANDSI (FLD (f_simm16), 31));
  2398. * FLD (i_dr) = opval;
  2399. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  2400. }
  2401. #undef FLD
  2402. }
  2403. NEXT (vpc);
  2404. CASE (sem, INSN_SRLI) : /* srli $dr,$uimm5 */
  2405. {
  2406. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2407. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2408. #define FLD(f) abuf->fields.sfmt_slli.f
  2409. int UNUSED written = 0;
  2410. IADDR UNUSED pc = abuf->addr;
  2411. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2412. {
  2413. SI opval = SRLSI (* FLD (i_dr), FLD (f_uimm5));
  2414. * FLD (i_dr) = opval;
  2415. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  2416. }
  2417. #undef FLD
  2418. }
  2419. NEXT (vpc);
  2420. CASE (sem, INSN_ST) : /* st $src1,@$src2 */
  2421. {
  2422. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2423. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2424. #define FLD(f) abuf->fields.sfmt_st_plus.f
  2425. int UNUSED written = 0;
  2426. IADDR UNUSED pc = abuf->addr;
  2427. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2428. {
  2429. SI opval = * FLD (i_src1);
  2430. SETMEMSI (current_cpu, pc, * FLD (i_src2), opval);
  2431. CGEN_TRACE_RESULT (current_cpu, abuf, "memory", 'x', opval);
  2432. }
  2433. #undef FLD
  2434. }
  2435. NEXT (vpc);
  2436. CASE (sem, INSN_ST_D) : /* st $src1,@($slo16,$src2) */
  2437. {
  2438. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2439. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2440. #define FLD(f) abuf->fields.sfmt_st_d.f
  2441. int UNUSED written = 0;
  2442. IADDR UNUSED pc = abuf->addr;
  2443. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2444. {
  2445. SI opval = * FLD (i_src1);
  2446. SETMEMSI (current_cpu, pc, ADDSI (* FLD (i_src2), FLD (f_simm16)), opval);
  2447. CGEN_TRACE_RESULT (current_cpu, abuf, "memory", 'x', opval);
  2448. }
  2449. #undef FLD
  2450. }
  2451. NEXT (vpc);
  2452. CASE (sem, INSN_STB) : /* stb $src1,@$src2 */
  2453. {
  2454. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2455. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2456. #define FLD(f) abuf->fields.sfmt_st_plus.f
  2457. int UNUSED written = 0;
  2458. IADDR UNUSED pc = abuf->addr;
  2459. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2460. {
  2461. QI opval = * FLD (i_src1);
  2462. SETMEMQI (current_cpu, pc, * FLD (i_src2), opval);
  2463. CGEN_TRACE_RESULT (current_cpu, abuf, "memory", 'x', opval);
  2464. }
  2465. #undef FLD
  2466. }
  2467. NEXT (vpc);
  2468. CASE (sem, INSN_STB_D) : /* stb $src1,@($slo16,$src2) */
  2469. {
  2470. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2471. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2472. #define FLD(f) abuf->fields.sfmt_st_d.f
  2473. int UNUSED written = 0;
  2474. IADDR UNUSED pc = abuf->addr;
  2475. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2476. {
  2477. QI opval = * FLD (i_src1);
  2478. SETMEMQI (current_cpu, pc, ADDSI (* FLD (i_src2), FLD (f_simm16)), opval);
  2479. CGEN_TRACE_RESULT (current_cpu, abuf, "memory", 'x', opval);
  2480. }
  2481. #undef FLD
  2482. }
  2483. NEXT (vpc);
  2484. CASE (sem, INSN_STH) : /* sth $src1,@$src2 */
  2485. {
  2486. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2487. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2488. #define FLD(f) abuf->fields.sfmt_st_plus.f
  2489. int UNUSED written = 0;
  2490. IADDR UNUSED pc = abuf->addr;
  2491. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2492. {
  2493. HI opval = * FLD (i_src1);
  2494. SETMEMHI (current_cpu, pc, * FLD (i_src2), opval);
  2495. CGEN_TRACE_RESULT (current_cpu, abuf, "memory", 'x', opval);
  2496. }
  2497. #undef FLD
  2498. }
  2499. NEXT (vpc);
  2500. CASE (sem, INSN_STH_D) : /* sth $src1,@($slo16,$src2) */
  2501. {
  2502. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2503. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2504. #define FLD(f) abuf->fields.sfmt_st_d.f
  2505. int UNUSED written = 0;
  2506. IADDR UNUSED pc = abuf->addr;
  2507. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2508. {
  2509. HI opval = * FLD (i_src1);
  2510. SETMEMHI (current_cpu, pc, ADDSI (* FLD (i_src2), FLD (f_simm16)), opval);
  2511. CGEN_TRACE_RESULT (current_cpu, abuf, "memory", 'x', opval);
  2512. }
  2513. #undef FLD
  2514. }
  2515. NEXT (vpc);
  2516. CASE (sem, INSN_ST_PLUS) : /* st $src1,@+$src2 */
  2517. {
  2518. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2519. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2520. #define FLD(f) abuf->fields.sfmt_st_plus.f
  2521. int UNUSED written = 0;
  2522. IADDR UNUSED pc = abuf->addr;
  2523. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2524. {
  2525. SI tmp_new_src2;
  2526. tmp_new_src2 = ADDSI (* FLD (i_src2), 4);
  2527. {
  2528. SI opval = * FLD (i_src1);
  2529. SETMEMSI (current_cpu, pc, tmp_new_src2, opval);
  2530. CGEN_TRACE_RESULT (current_cpu, abuf, "memory", 'x', opval);
  2531. }
  2532. {
  2533. SI opval = tmp_new_src2;
  2534. * FLD (i_src2) = opval;
  2535. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  2536. }
  2537. }
  2538. #undef FLD
  2539. }
  2540. NEXT (vpc);
  2541. CASE (sem, INSN_STH_PLUS) : /* sth $src1,@$src2+ */
  2542. {
  2543. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2544. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2545. #define FLD(f) abuf->fields.sfmt_st_plus.f
  2546. int UNUSED written = 0;
  2547. IADDR UNUSED pc = abuf->addr;
  2548. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2549. {
  2550. SI tmp_new_src2;
  2551. tmp_new_src2 = * FLD (i_src2);
  2552. {
  2553. HI opval = * FLD (i_src1);
  2554. SETMEMHI (current_cpu, pc, tmp_new_src2, opval);
  2555. CGEN_TRACE_RESULT (current_cpu, abuf, "memory", 'x', opval);
  2556. }
  2557. {
  2558. SI opval = ADDSI (tmp_new_src2, 2);
  2559. * FLD (i_src2) = opval;
  2560. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  2561. }
  2562. }
  2563. #undef FLD
  2564. }
  2565. NEXT (vpc);
  2566. CASE (sem, INSN_STB_PLUS) : /* stb $src1,@$src2+ */
  2567. {
  2568. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2569. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2570. #define FLD(f) abuf->fields.sfmt_st_plus.f
  2571. int UNUSED written = 0;
  2572. IADDR UNUSED pc = abuf->addr;
  2573. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2574. {
  2575. SI tmp_new_src2;
  2576. tmp_new_src2 = * FLD (i_src2);
  2577. {
  2578. QI opval = * FLD (i_src1);
  2579. SETMEMQI (current_cpu, pc, tmp_new_src2, opval);
  2580. CGEN_TRACE_RESULT (current_cpu, abuf, "memory", 'x', opval);
  2581. }
  2582. {
  2583. SI opval = ADDSI (tmp_new_src2, 1);
  2584. * FLD (i_src2) = opval;
  2585. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  2586. }
  2587. }
  2588. #undef FLD
  2589. }
  2590. NEXT (vpc);
  2591. CASE (sem, INSN_ST_MINUS) : /* st $src1,@-$src2 */
  2592. {
  2593. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2594. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2595. #define FLD(f) abuf->fields.sfmt_st_plus.f
  2596. int UNUSED written = 0;
  2597. IADDR UNUSED pc = abuf->addr;
  2598. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2599. {
  2600. SI tmp_new_src2;
  2601. tmp_new_src2 = SUBSI (* FLD (i_src2), 4);
  2602. {
  2603. SI opval = * FLD (i_src1);
  2604. SETMEMSI (current_cpu, pc, tmp_new_src2, opval);
  2605. CGEN_TRACE_RESULT (current_cpu, abuf, "memory", 'x', opval);
  2606. }
  2607. {
  2608. SI opval = tmp_new_src2;
  2609. * FLD (i_src2) = opval;
  2610. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  2611. }
  2612. }
  2613. #undef FLD
  2614. }
  2615. NEXT (vpc);
  2616. CASE (sem, INSN_SUB) : /* sub $dr,$sr */
  2617. {
  2618. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2619. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2620. #define FLD(f) abuf->fields.sfmt_add.f
  2621. int UNUSED written = 0;
  2622. IADDR UNUSED pc = abuf->addr;
  2623. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2624. {
  2625. SI opval = SUBSI (* FLD (i_dr), * FLD (i_sr));
  2626. * FLD (i_dr) = opval;
  2627. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  2628. }
  2629. #undef FLD
  2630. }
  2631. NEXT (vpc);
  2632. CASE (sem, INSN_SUBV) : /* subv $dr,$sr */
  2633. {
  2634. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2635. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2636. #define FLD(f) abuf->fields.sfmt_add.f
  2637. int UNUSED written = 0;
  2638. IADDR UNUSED pc = abuf->addr;
  2639. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2640. {
  2641. SI temp0;BI temp1;
  2642. temp0 = SUBSI (* FLD (i_dr), * FLD (i_sr));
  2643. temp1 = SUBOFSI (* FLD (i_dr), * FLD (i_sr), 0);
  2644. {
  2645. SI opval = temp0;
  2646. * FLD (i_dr) = opval;
  2647. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  2648. }
  2649. {
  2650. BI opval = temp1;
  2651. CPU (h_cond) = opval;
  2652. CGEN_TRACE_RESULT (current_cpu, abuf, "cond", 'x', opval);
  2653. }
  2654. }
  2655. #undef FLD
  2656. }
  2657. NEXT (vpc);
  2658. CASE (sem, INSN_SUBX) : /* subx $dr,$sr */
  2659. {
  2660. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2661. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2662. #define FLD(f) abuf->fields.sfmt_add.f
  2663. int UNUSED written = 0;
  2664. IADDR UNUSED pc = abuf->addr;
  2665. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2666. {
  2667. SI temp0;BI temp1;
  2668. temp0 = SUBCSI (* FLD (i_dr), * FLD (i_sr), CPU (h_cond));
  2669. temp1 = SUBCFSI (* FLD (i_dr), * FLD (i_sr), CPU (h_cond));
  2670. {
  2671. SI opval = temp0;
  2672. * FLD (i_dr) = opval;
  2673. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  2674. }
  2675. {
  2676. BI opval = temp1;
  2677. CPU (h_cond) = opval;
  2678. CGEN_TRACE_RESULT (current_cpu, abuf, "cond", 'x', opval);
  2679. }
  2680. }
  2681. #undef FLD
  2682. }
  2683. NEXT (vpc);
  2684. CASE (sem, INSN_TRAP) : /* trap $uimm4 */
  2685. {
  2686. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2687. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2688. #define FLD(f) abuf->fields.sfmt_trap.f
  2689. int UNUSED written = 0;
  2690. IADDR UNUSED pc = abuf->addr;
  2691. SEM_BRANCH_INIT
  2692. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2693. {
  2694. {
  2695. USI opval = GET_H_CR (((UINT) 6));
  2696. SET_H_CR (((UINT) 14), opval);
  2697. CGEN_TRACE_RESULT (current_cpu, abuf, "cr", 'x', opval);
  2698. }
  2699. {
  2700. USI opval = ADDSI (pc, 4);
  2701. SET_H_CR (((UINT) 6), opval);
  2702. CGEN_TRACE_RESULT (current_cpu, abuf, "cr", 'x', opval);
  2703. }
  2704. {
  2705. UQI opval = CPU (h_bpsw);
  2706. CPU (h_bbpsw) = opval;
  2707. CGEN_TRACE_RESULT (current_cpu, abuf, "bbpsw", 'x', opval);
  2708. }
  2709. {
  2710. UQI opval = GET_H_PSW ();
  2711. CPU (h_bpsw) = opval;
  2712. CGEN_TRACE_RESULT (current_cpu, abuf, "bpsw", 'x', opval);
  2713. }
  2714. {
  2715. UQI opval = ANDQI (GET_H_PSW (), 128);
  2716. SET_H_PSW (opval);
  2717. CGEN_TRACE_RESULT (current_cpu, abuf, "psw", 'x', opval);
  2718. }
  2719. {
  2720. SI opval = m32r_trap (current_cpu, pc, FLD (f_uimm4));
  2721. SEM_BRANCH_VIA_ADDR (current_cpu, sem_arg, opval, vpc);
  2722. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  2723. }
  2724. }
  2725. SEM_BRANCH_FINI (vpc);
  2726. #undef FLD
  2727. }
  2728. NEXT (vpc);
  2729. CASE (sem, INSN_UNLOCK) : /* unlock $src1,@$src2 */
  2730. {
  2731. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2732. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2733. #define FLD(f) abuf->fields.sfmt_st_plus.f
  2734. int UNUSED written = 0;
  2735. IADDR UNUSED pc = abuf->addr;
  2736. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2737. {
  2738. if (CPU (h_lock)) {
  2739. {
  2740. SI opval = * FLD (i_src1);
  2741. SETMEMSI (current_cpu, pc, * FLD (i_src2), opval);
  2742. written |= (1 << 4);
  2743. CGEN_TRACE_RESULT (current_cpu, abuf, "memory", 'x', opval);
  2744. }
  2745. }
  2746. {
  2747. BI opval = 0;
  2748. CPU (h_lock) = opval;
  2749. CGEN_TRACE_RESULT (current_cpu, abuf, "lock", 'x', opval);
  2750. }
  2751. }
  2752. abuf->written = written;
  2753. #undef FLD
  2754. }
  2755. NEXT (vpc);
  2756. CASE (sem, INSN_SATB) : /* satb $dr,$sr */
  2757. {
  2758. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2759. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2760. #define FLD(f) abuf->fields.sfmt_ld_plus.f
  2761. int UNUSED written = 0;
  2762. IADDR UNUSED pc = abuf->addr;
  2763. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2764. {
  2765. SI opval = (GESI (* FLD (i_sr), 127)) ? (127) : (LESI (* FLD (i_sr), -128)) ? (-128) : (* FLD (i_sr));
  2766. * FLD (i_dr) = opval;
  2767. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  2768. }
  2769. #undef FLD
  2770. }
  2771. NEXT (vpc);
  2772. CASE (sem, INSN_SATH) : /* sath $dr,$sr */
  2773. {
  2774. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2775. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2776. #define FLD(f) abuf->fields.sfmt_ld_plus.f
  2777. int UNUSED written = 0;
  2778. IADDR UNUSED pc = abuf->addr;
  2779. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2780. {
  2781. SI opval = (GESI (* FLD (i_sr), 32767)) ? (32767) : (LESI (* FLD (i_sr), -32768)) ? (-32768) : (* FLD (i_sr));
  2782. * FLD (i_dr) = opval;
  2783. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  2784. }
  2785. #undef FLD
  2786. }
  2787. NEXT (vpc);
  2788. CASE (sem, INSN_SAT) : /* sat $dr,$sr */
  2789. {
  2790. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2791. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2792. #define FLD(f) abuf->fields.sfmt_ld_plus.f
  2793. int UNUSED written = 0;
  2794. IADDR UNUSED pc = abuf->addr;
  2795. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2796. {
  2797. SI opval = ((CPU (h_cond)) ? (((LTSI (* FLD (i_sr), 0)) ? (2147483647) : (0x80000000))) : (* FLD (i_sr)));
  2798. * FLD (i_dr) = opval;
  2799. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  2800. }
  2801. #undef FLD
  2802. }
  2803. NEXT (vpc);
  2804. CASE (sem, INSN_PCMPBZ) : /* pcmpbz $src2 */
  2805. {
  2806. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2807. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2808. #define FLD(f) abuf->fields.sfmt_st_plus.f
  2809. int UNUSED written = 0;
  2810. IADDR UNUSED pc = abuf->addr;
  2811. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2812. {
  2813. BI opval = (EQSI (ANDSI (* FLD (i_src2), 255), 0)) ? (1) : (EQSI (ANDSI (* FLD (i_src2), 65280), 0)) ? (1) : (EQSI (ANDSI (* FLD (i_src2), 16711680), 0)) ? (1) : (EQSI (ANDSI (* FLD (i_src2), 0xff000000), 0)) ? (1) : (0);
  2814. CPU (h_cond) = opval;
  2815. CGEN_TRACE_RESULT (current_cpu, abuf, "cond", 'x', opval);
  2816. }
  2817. #undef FLD
  2818. }
  2819. NEXT (vpc);
  2820. CASE (sem, INSN_SADD) : /* sadd */
  2821. {
  2822. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2823. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2824. #define FLD(f) abuf->fields.sfmt_empty.f
  2825. int UNUSED written = 0;
  2826. IADDR UNUSED pc = abuf->addr;
  2827. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2828. {
  2829. DI opval = ADDDI (SRADI (GET_H_ACCUMS (((UINT) 1)), 16), GET_H_ACCUMS (((UINT) 0)));
  2830. SET_H_ACCUMS (((UINT) 0), opval);
  2831. CGEN_TRACE_RESULT (current_cpu, abuf, "accums", 'D', opval);
  2832. }
  2833. #undef FLD
  2834. }
  2835. NEXT (vpc);
  2836. CASE (sem, INSN_MACWU1) : /* macwu1 $src1,$src2 */
  2837. {
  2838. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2839. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2840. #define FLD(f) abuf->fields.sfmt_st_plus.f
  2841. int UNUSED written = 0;
  2842. IADDR UNUSED pc = abuf->addr;
  2843. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2844. {
  2845. DI opval = SRADI (SLLDI (ADDDI (GET_H_ACCUMS (((UINT) 1)), MULDI (EXTSIDI (* FLD (i_src1)), EXTSIDI (ANDSI (* FLD (i_src2), 65535)))), 8), 8);
  2846. SET_H_ACCUMS (((UINT) 1), opval);
  2847. CGEN_TRACE_RESULT (current_cpu, abuf, "accums", 'D', opval);
  2848. }
  2849. #undef FLD
  2850. }
  2851. NEXT (vpc);
  2852. CASE (sem, INSN_MSBLO) : /* msblo $src1,$src2 */
  2853. {
  2854. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2855. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2856. #define FLD(f) abuf->fields.sfmt_st_plus.f
  2857. int UNUSED written = 0;
  2858. IADDR UNUSED pc = abuf->addr;
  2859. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2860. {
  2861. DI opval = SRADI (SLLDI (SUBDI (GET_H_ACCUM (), SRADI (SLLDI (MULDI (EXTHIDI (TRUNCSIHI (* FLD (i_src1))), EXTHIDI (TRUNCSIHI (* FLD (i_src2)))), 32), 16)), 8), 8);
  2862. SET_H_ACCUM (opval);
  2863. CGEN_TRACE_RESULT (current_cpu, abuf, "accum", 'D', opval);
  2864. }
  2865. #undef FLD
  2866. }
  2867. NEXT (vpc);
  2868. CASE (sem, INSN_MULWU1) : /* mulwu1 $src1,$src2 */
  2869. {
  2870. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2871. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2872. #define FLD(f) abuf->fields.sfmt_st_plus.f
  2873. int UNUSED written = 0;
  2874. IADDR UNUSED pc = abuf->addr;
  2875. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2876. {
  2877. DI opval = SRADI (SLLDI (MULDI (EXTSIDI (* FLD (i_src1)), EXTSIDI (ANDSI (* FLD (i_src2), 65535))), 16), 16);
  2878. SET_H_ACCUMS (((UINT) 1), opval);
  2879. CGEN_TRACE_RESULT (current_cpu, abuf, "accums", 'D', opval);
  2880. }
  2881. #undef FLD
  2882. }
  2883. NEXT (vpc);
  2884. CASE (sem, INSN_MACLH1) : /* maclh1 $src1,$src2 */
  2885. {
  2886. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2887. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2888. #define FLD(f) abuf->fields.sfmt_st_plus.f
  2889. int UNUSED written = 0;
  2890. IADDR UNUSED pc = abuf->addr;
  2891. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2892. {
  2893. DI opval = SRADI (SLLDI (ADDDI (GET_H_ACCUMS (((UINT) 1)), SLLDI (EXTSIDI (MULSI (EXTHISI (TRUNCSIHI (* FLD (i_src1))), SRASI (* FLD (i_src2), 16))), 16)), 8), 8);
  2894. SET_H_ACCUMS (((UINT) 1), opval);
  2895. CGEN_TRACE_RESULT (current_cpu, abuf, "accums", 'D', opval);
  2896. }
  2897. #undef FLD
  2898. }
  2899. NEXT (vpc);
  2900. CASE (sem, INSN_SC) : /* sc */
  2901. {
  2902. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2903. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2904. #define FLD(f) abuf->fields.sfmt_empty.f
  2905. int UNUSED written = 0;
  2906. IADDR UNUSED pc = abuf->addr;
  2907. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2908. if (ZEXTBISI (CPU (h_cond)))
  2909. SEM_SKIP_INSN (current_cpu, sem_arg, vpc);
  2910. #undef FLD
  2911. }
  2912. NEXT (vpc);
  2913. CASE (sem, INSN_SNC) : /* snc */
  2914. {
  2915. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2916. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2917. #define FLD(f) abuf->fields.sfmt_empty.f
  2918. int UNUSED written = 0;
  2919. IADDR UNUSED pc = abuf->addr;
  2920. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2921. if (ZEXTBISI (NOTBI (CPU (h_cond))))
  2922. SEM_SKIP_INSN (current_cpu, sem_arg, vpc);
  2923. #undef FLD
  2924. }
  2925. NEXT (vpc);
  2926. CASE (sem, INSN_CLRPSW) : /* clrpsw $uimm8 */
  2927. {
  2928. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2929. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2930. #define FLD(f) abuf->fields.sfmt_clrpsw.f
  2931. int UNUSED written = 0;
  2932. IADDR UNUSED pc = abuf->addr;
  2933. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2934. {
  2935. USI opval = ANDSI (GET_H_CR (((UINT) 0)), ORSI (ZEXTQISI (INVQI (FLD (f_uimm8))), 65280));
  2936. SET_H_CR (((UINT) 0), opval);
  2937. CGEN_TRACE_RESULT (current_cpu, abuf, "cr", 'x', opval);
  2938. }
  2939. #undef FLD
  2940. }
  2941. NEXT (vpc);
  2942. CASE (sem, INSN_SETPSW) : /* setpsw $uimm8 */
  2943. {
  2944. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2945. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2946. #define FLD(f) abuf->fields.sfmt_clrpsw.f
  2947. int UNUSED written = 0;
  2948. IADDR UNUSED pc = abuf->addr;
  2949. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2950. {
  2951. USI opval = FLD (f_uimm8);
  2952. SET_H_CR (((UINT) 0), opval);
  2953. CGEN_TRACE_RESULT (current_cpu, abuf, "cr", 'x', opval);
  2954. }
  2955. #undef FLD
  2956. }
  2957. NEXT (vpc);
  2958. CASE (sem, INSN_BSET) : /* bset $uimm3,@($slo16,$sr) */
  2959. {
  2960. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2961. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2962. #define FLD(f) abuf->fields.sfmt_bset.f
  2963. int UNUSED written = 0;
  2964. IADDR UNUSED pc = abuf->addr;
  2965. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2966. {
  2967. QI opval = ORQI (GETMEMQI (current_cpu, pc, ADDSI (* FLD (i_sr), FLD (f_simm16))), SLLQI (1, SUBSI (7, FLD (f_uimm3))));
  2968. SETMEMQI (current_cpu, pc, ADDSI (* FLD (i_sr), FLD (f_simm16)), opval);
  2969. CGEN_TRACE_RESULT (current_cpu, abuf, "memory", 'x', opval);
  2970. }
  2971. #undef FLD
  2972. }
  2973. NEXT (vpc);
  2974. CASE (sem, INSN_BCLR) : /* bclr $uimm3,@($slo16,$sr) */
  2975. {
  2976. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2977. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2978. #define FLD(f) abuf->fields.sfmt_bset.f
  2979. int UNUSED written = 0;
  2980. IADDR UNUSED pc = abuf->addr;
  2981. vpc = SEM_NEXT_VPC (sem_arg, pc, 4);
  2982. {
  2983. QI opval = ANDQI (GETMEMQI (current_cpu, pc, ADDSI (* FLD (i_sr), FLD (f_simm16))), INVQI (SLLQI (1, SUBSI (7, FLD (f_uimm3)))));
  2984. SETMEMQI (current_cpu, pc, ADDSI (* FLD (i_sr), FLD (f_simm16)), opval);
  2985. CGEN_TRACE_RESULT (current_cpu, abuf, "memory", 'x', opval);
  2986. }
  2987. #undef FLD
  2988. }
  2989. NEXT (vpc);
  2990. CASE (sem, INSN_BTST) : /* btst $uimm3,$sr */
  2991. {
  2992. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  2993. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  2994. #define FLD(f) abuf->fields.sfmt_bset.f
  2995. int UNUSED written = 0;
  2996. IADDR UNUSED pc = abuf->addr;
  2997. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  2998. {
  2999. BI opval = ANDQI (SRLQI (* FLD (i_sr), SUBSI (7, FLD (f_uimm3))), 1);
  3000. CPU (h_cond) = opval;
  3001. CGEN_TRACE_RESULT (current_cpu, abuf, "cond", 'x', opval);
  3002. }
  3003. #undef FLD
  3004. }
  3005. NEXT (vpc);
  3006. CASE (sem, INSN_PAR_ADD) : /* add $dr,$sr */
  3007. {
  3008. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3009. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  3010. #define FLD(f) abuf->fields.sfmt_add.f
  3011. #define OPRND(f) par_exec->operands.sfmt_add.f
  3012. int UNUSED written = 0;
  3013. IADDR UNUSED pc = abuf->addr;
  3014. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  3015. {
  3016. SI opval = ADDSI (* FLD (i_dr), * FLD (i_sr));
  3017. OPRND (dr) = opval;
  3018. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  3019. }
  3020. #undef OPRND
  3021. #undef FLD
  3022. }
  3023. NEXT (vpc);
  3024. CASE (sem, INSN_WRITE_ADD) : /* add $dr,$sr */
  3025. {
  3026. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3027. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  3028. #define FLD(f) abuf->fields.sfmt_add.f
  3029. #define OPRND(f) par_exec->operands.sfmt_add.f
  3030. int UNUSED written = abuf->written;
  3031. IADDR UNUSED pc = abuf->addr;
  3032. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  3033. * FLD (i_dr) = OPRND (dr);
  3034. #undef OPRND
  3035. #undef FLD
  3036. }
  3037. NEXT (vpc);
  3038. CASE (sem, INSN_PAR_AND) : /* and $dr,$sr */
  3039. {
  3040. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3041. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  3042. #define FLD(f) abuf->fields.sfmt_add.f
  3043. #define OPRND(f) par_exec->operands.sfmt_add.f
  3044. int UNUSED written = 0;
  3045. IADDR UNUSED pc = abuf->addr;
  3046. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  3047. {
  3048. SI opval = ANDSI (* FLD (i_dr), * FLD (i_sr));
  3049. OPRND (dr) = opval;
  3050. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  3051. }
  3052. #undef OPRND
  3053. #undef FLD
  3054. }
  3055. NEXT (vpc);
  3056. CASE (sem, INSN_WRITE_AND) : /* and $dr,$sr */
  3057. {
  3058. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3059. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  3060. #define FLD(f) abuf->fields.sfmt_add.f
  3061. #define OPRND(f) par_exec->operands.sfmt_add.f
  3062. int UNUSED written = abuf->written;
  3063. IADDR UNUSED pc = abuf->addr;
  3064. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  3065. * FLD (i_dr) = OPRND (dr);
  3066. #undef OPRND
  3067. #undef FLD
  3068. }
  3069. NEXT (vpc);
  3070. CASE (sem, INSN_PAR_OR) : /* or $dr,$sr */
  3071. {
  3072. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3073. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  3074. #define FLD(f) abuf->fields.sfmt_add.f
  3075. #define OPRND(f) par_exec->operands.sfmt_add.f
  3076. int UNUSED written = 0;
  3077. IADDR UNUSED pc = abuf->addr;
  3078. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  3079. {
  3080. SI opval = ORSI (* FLD (i_dr), * FLD (i_sr));
  3081. OPRND (dr) = opval;
  3082. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  3083. }
  3084. #undef OPRND
  3085. #undef FLD
  3086. }
  3087. NEXT (vpc);
  3088. CASE (sem, INSN_WRITE_OR) : /* or $dr,$sr */
  3089. {
  3090. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3091. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  3092. #define FLD(f) abuf->fields.sfmt_add.f
  3093. #define OPRND(f) par_exec->operands.sfmt_add.f
  3094. int UNUSED written = abuf->written;
  3095. IADDR UNUSED pc = abuf->addr;
  3096. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  3097. * FLD (i_dr) = OPRND (dr);
  3098. #undef OPRND
  3099. #undef FLD
  3100. }
  3101. NEXT (vpc);
  3102. CASE (sem, INSN_PAR_XOR) : /* xor $dr,$sr */
  3103. {
  3104. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3105. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  3106. #define FLD(f) abuf->fields.sfmt_add.f
  3107. #define OPRND(f) par_exec->operands.sfmt_add.f
  3108. int UNUSED written = 0;
  3109. IADDR UNUSED pc = abuf->addr;
  3110. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  3111. {
  3112. SI opval = XORSI (* FLD (i_dr), * FLD (i_sr));
  3113. OPRND (dr) = opval;
  3114. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  3115. }
  3116. #undef OPRND
  3117. #undef FLD
  3118. }
  3119. NEXT (vpc);
  3120. CASE (sem, INSN_WRITE_XOR) : /* xor $dr,$sr */
  3121. {
  3122. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3123. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  3124. #define FLD(f) abuf->fields.sfmt_add.f
  3125. #define OPRND(f) par_exec->operands.sfmt_add.f
  3126. int UNUSED written = abuf->written;
  3127. IADDR UNUSED pc = abuf->addr;
  3128. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  3129. * FLD (i_dr) = OPRND (dr);
  3130. #undef OPRND
  3131. #undef FLD
  3132. }
  3133. NEXT (vpc);
  3134. CASE (sem, INSN_PAR_ADDI) : /* addi $dr,$simm8 */
  3135. {
  3136. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3137. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  3138. #define FLD(f) abuf->fields.sfmt_addi.f
  3139. #define OPRND(f) par_exec->operands.sfmt_addi.f
  3140. int UNUSED written = 0;
  3141. IADDR UNUSED pc = abuf->addr;
  3142. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  3143. {
  3144. SI opval = ADDSI (* FLD (i_dr), FLD (f_simm8));
  3145. OPRND (dr) = opval;
  3146. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  3147. }
  3148. #undef OPRND
  3149. #undef FLD
  3150. }
  3151. NEXT (vpc);
  3152. CASE (sem, INSN_WRITE_ADDI) : /* addi $dr,$simm8 */
  3153. {
  3154. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3155. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  3156. #define FLD(f) abuf->fields.sfmt_addi.f
  3157. #define OPRND(f) par_exec->operands.sfmt_addi.f
  3158. int UNUSED written = abuf->written;
  3159. IADDR UNUSED pc = abuf->addr;
  3160. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  3161. * FLD (i_dr) = OPRND (dr);
  3162. #undef OPRND
  3163. #undef FLD
  3164. }
  3165. NEXT (vpc);
  3166. CASE (sem, INSN_PAR_ADDV) : /* addv $dr,$sr */
  3167. {
  3168. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3169. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  3170. #define FLD(f) abuf->fields.sfmt_add.f
  3171. #define OPRND(f) par_exec->operands.sfmt_addv.f
  3172. int UNUSED written = 0;
  3173. IADDR UNUSED pc = abuf->addr;
  3174. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  3175. {
  3176. SI temp0;BI temp1;
  3177. temp0 = ADDSI (* FLD (i_dr), * FLD (i_sr));
  3178. temp1 = ADDOFSI (* FLD (i_dr), * FLD (i_sr), 0);
  3179. {
  3180. SI opval = temp0;
  3181. OPRND (dr) = opval;
  3182. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  3183. }
  3184. {
  3185. BI opval = temp1;
  3186. OPRND (condbit) = opval;
  3187. CGEN_TRACE_RESULT (current_cpu, abuf, "cond", 'x', opval);
  3188. }
  3189. }
  3190. #undef OPRND
  3191. #undef FLD
  3192. }
  3193. NEXT (vpc);
  3194. CASE (sem, INSN_WRITE_ADDV) : /* addv $dr,$sr */
  3195. {
  3196. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3197. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  3198. #define FLD(f) abuf->fields.sfmt_add.f
  3199. #define OPRND(f) par_exec->operands.sfmt_addv.f
  3200. int UNUSED written = abuf->written;
  3201. IADDR UNUSED pc = abuf->addr;
  3202. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  3203. CPU (h_cond) = OPRND (condbit);
  3204. * FLD (i_dr) = OPRND (dr);
  3205. #undef OPRND
  3206. #undef FLD
  3207. }
  3208. NEXT (vpc);
  3209. CASE (sem, INSN_PAR_ADDX) : /* addx $dr,$sr */
  3210. {
  3211. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3212. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  3213. #define FLD(f) abuf->fields.sfmt_add.f
  3214. #define OPRND(f) par_exec->operands.sfmt_addx.f
  3215. int UNUSED written = 0;
  3216. IADDR UNUSED pc = abuf->addr;
  3217. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  3218. {
  3219. SI temp0;BI temp1;
  3220. temp0 = ADDCSI (* FLD (i_dr), * FLD (i_sr), CPU (h_cond));
  3221. temp1 = ADDCFSI (* FLD (i_dr), * FLD (i_sr), CPU (h_cond));
  3222. {
  3223. SI opval = temp0;
  3224. OPRND (dr) = opval;
  3225. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  3226. }
  3227. {
  3228. BI opval = temp1;
  3229. OPRND (condbit) = opval;
  3230. CGEN_TRACE_RESULT (current_cpu, abuf, "cond", 'x', opval);
  3231. }
  3232. }
  3233. #undef OPRND
  3234. #undef FLD
  3235. }
  3236. NEXT (vpc);
  3237. CASE (sem, INSN_WRITE_ADDX) : /* addx $dr,$sr */
  3238. {
  3239. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3240. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  3241. #define FLD(f) abuf->fields.sfmt_add.f
  3242. #define OPRND(f) par_exec->operands.sfmt_addx.f
  3243. int UNUSED written = abuf->written;
  3244. IADDR UNUSED pc = abuf->addr;
  3245. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  3246. CPU (h_cond) = OPRND (condbit);
  3247. * FLD (i_dr) = OPRND (dr);
  3248. #undef OPRND
  3249. #undef FLD
  3250. }
  3251. NEXT (vpc);
  3252. CASE (sem, INSN_PAR_BC8) : /* bc.s $disp8 */
  3253. {
  3254. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3255. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  3256. #define FLD(f) abuf->fields.sfmt_bl8.f
  3257. #define OPRND(f) par_exec->operands.sfmt_bc8.f
  3258. int UNUSED written = 0;
  3259. IADDR UNUSED pc = abuf->addr;
  3260. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  3261. if (CPU (h_cond)) {
  3262. {
  3263. USI opval = FLD (i_disp8);
  3264. OPRND (pc) = opval;
  3265. written |= (1 << 2);
  3266. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  3267. }
  3268. }
  3269. abuf->written = written;
  3270. #undef OPRND
  3271. #undef FLD
  3272. }
  3273. NEXT (vpc);
  3274. CASE (sem, INSN_WRITE_BC8) : /* bc.s $disp8 */
  3275. {
  3276. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3277. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  3278. #define FLD(f) abuf->fields.sfmt_bl8.f
  3279. #define OPRND(f) par_exec->operands.sfmt_bc8.f
  3280. int UNUSED written = abuf->written;
  3281. IADDR UNUSED pc = abuf->addr;
  3282. SEM_BRANCH_INIT
  3283. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  3284. if (written & (1 << 2))
  3285. {
  3286. SEM_BRANCH_VIA_ADDR (current_cpu, sem_arg, OPRND (pc), vpc);
  3287. }
  3288. SEM_BRANCH_FINI (vpc);
  3289. #undef OPRND
  3290. #undef FLD
  3291. }
  3292. NEXT (vpc);
  3293. CASE (sem, INSN_PAR_BL8) : /* bl.s $disp8 */
  3294. {
  3295. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3296. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  3297. #define FLD(f) abuf->fields.sfmt_bl8.f
  3298. #define OPRND(f) par_exec->operands.sfmt_bl8.f
  3299. int UNUSED written = 0;
  3300. IADDR UNUSED pc = abuf->addr;
  3301. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  3302. {
  3303. {
  3304. SI opval = ADDSI (ANDSI (pc, -4), 4);
  3305. OPRND (h_gr_SI_14) = opval;
  3306. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  3307. }
  3308. {
  3309. USI opval = FLD (i_disp8);
  3310. OPRND (pc) = opval;
  3311. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  3312. }
  3313. }
  3314. #undef OPRND
  3315. #undef FLD
  3316. }
  3317. NEXT (vpc);
  3318. CASE (sem, INSN_WRITE_BL8) : /* bl.s $disp8 */
  3319. {
  3320. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3321. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  3322. #define FLD(f) abuf->fields.sfmt_bl8.f
  3323. #define OPRND(f) par_exec->operands.sfmt_bl8.f
  3324. int UNUSED written = abuf->written;
  3325. IADDR UNUSED pc = abuf->addr;
  3326. SEM_BRANCH_INIT
  3327. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  3328. CPU (h_gr[((UINT) 14)]) = OPRND (h_gr_SI_14);
  3329. SEM_BRANCH_VIA_ADDR (current_cpu, sem_arg, OPRND (pc), vpc);
  3330. SEM_BRANCH_FINI (vpc);
  3331. #undef OPRND
  3332. #undef FLD
  3333. }
  3334. NEXT (vpc);
  3335. CASE (sem, INSN_PAR_BCL8) : /* bcl.s $disp8 */
  3336. {
  3337. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3338. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  3339. #define FLD(f) abuf->fields.sfmt_bl8.f
  3340. #define OPRND(f) par_exec->operands.sfmt_bcl8.f
  3341. int UNUSED written = 0;
  3342. IADDR UNUSED pc = abuf->addr;
  3343. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  3344. if (CPU (h_cond)) {
  3345. {
  3346. {
  3347. SI opval = ADDSI (ANDSI (pc, -4), 4);
  3348. OPRND (h_gr_SI_14) = opval;
  3349. written |= (1 << 3);
  3350. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  3351. }
  3352. {
  3353. USI opval = FLD (i_disp8);
  3354. OPRND (pc) = opval;
  3355. written |= (1 << 4);
  3356. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  3357. }
  3358. }
  3359. }
  3360. abuf->written = written;
  3361. #undef OPRND
  3362. #undef FLD
  3363. }
  3364. NEXT (vpc);
  3365. CASE (sem, INSN_WRITE_BCL8) : /* bcl.s $disp8 */
  3366. {
  3367. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3368. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  3369. #define FLD(f) abuf->fields.sfmt_bl8.f
  3370. #define OPRND(f) par_exec->operands.sfmt_bcl8.f
  3371. int UNUSED written = abuf->written;
  3372. IADDR UNUSED pc = abuf->addr;
  3373. SEM_BRANCH_INIT
  3374. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  3375. if (written & (1 << 3))
  3376. {
  3377. CPU (h_gr[((UINT) 14)]) = OPRND (h_gr_SI_14);
  3378. }
  3379. if (written & (1 << 4))
  3380. {
  3381. SEM_BRANCH_VIA_ADDR (current_cpu, sem_arg, OPRND (pc), vpc);
  3382. }
  3383. SEM_BRANCH_FINI (vpc);
  3384. #undef OPRND
  3385. #undef FLD
  3386. }
  3387. NEXT (vpc);
  3388. CASE (sem, INSN_PAR_BNC8) : /* bnc.s $disp8 */
  3389. {
  3390. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3391. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  3392. #define FLD(f) abuf->fields.sfmt_bl8.f
  3393. #define OPRND(f) par_exec->operands.sfmt_bc8.f
  3394. int UNUSED written = 0;
  3395. IADDR UNUSED pc = abuf->addr;
  3396. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  3397. if (NOTBI (CPU (h_cond))) {
  3398. {
  3399. USI opval = FLD (i_disp8);
  3400. OPRND (pc) = opval;
  3401. written |= (1 << 2);
  3402. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  3403. }
  3404. }
  3405. abuf->written = written;
  3406. #undef OPRND
  3407. #undef FLD
  3408. }
  3409. NEXT (vpc);
  3410. CASE (sem, INSN_WRITE_BNC8) : /* bnc.s $disp8 */
  3411. {
  3412. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3413. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  3414. #define FLD(f) abuf->fields.sfmt_bl8.f
  3415. #define OPRND(f) par_exec->operands.sfmt_bc8.f
  3416. int UNUSED written = abuf->written;
  3417. IADDR UNUSED pc = abuf->addr;
  3418. SEM_BRANCH_INIT
  3419. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  3420. if (written & (1 << 2))
  3421. {
  3422. SEM_BRANCH_VIA_ADDR (current_cpu, sem_arg, OPRND (pc), vpc);
  3423. }
  3424. SEM_BRANCH_FINI (vpc);
  3425. #undef OPRND
  3426. #undef FLD
  3427. }
  3428. NEXT (vpc);
  3429. CASE (sem, INSN_PAR_BRA8) : /* bra.s $disp8 */
  3430. {
  3431. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3432. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  3433. #define FLD(f) abuf->fields.sfmt_bl8.f
  3434. #define OPRND(f) par_exec->operands.sfmt_bra8.f
  3435. int UNUSED written = 0;
  3436. IADDR UNUSED pc = abuf->addr;
  3437. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  3438. {
  3439. USI opval = FLD (i_disp8);
  3440. OPRND (pc) = opval;
  3441. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  3442. }
  3443. #undef OPRND
  3444. #undef FLD
  3445. }
  3446. NEXT (vpc);
  3447. CASE (sem, INSN_WRITE_BRA8) : /* bra.s $disp8 */
  3448. {
  3449. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3450. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  3451. #define FLD(f) abuf->fields.sfmt_bl8.f
  3452. #define OPRND(f) par_exec->operands.sfmt_bra8.f
  3453. int UNUSED written = abuf->written;
  3454. IADDR UNUSED pc = abuf->addr;
  3455. SEM_BRANCH_INIT
  3456. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  3457. SEM_BRANCH_VIA_ADDR (current_cpu, sem_arg, OPRND (pc), vpc);
  3458. SEM_BRANCH_FINI (vpc);
  3459. #undef OPRND
  3460. #undef FLD
  3461. }
  3462. NEXT (vpc);
  3463. CASE (sem, INSN_PAR_BNCL8) : /* bncl.s $disp8 */
  3464. {
  3465. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3466. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  3467. #define FLD(f) abuf->fields.sfmt_bl8.f
  3468. #define OPRND(f) par_exec->operands.sfmt_bcl8.f
  3469. int UNUSED written = 0;
  3470. IADDR UNUSED pc = abuf->addr;
  3471. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  3472. if (NOTBI (CPU (h_cond))) {
  3473. {
  3474. {
  3475. SI opval = ADDSI (ANDSI (pc, -4), 4);
  3476. OPRND (h_gr_SI_14) = opval;
  3477. written |= (1 << 3);
  3478. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  3479. }
  3480. {
  3481. USI opval = FLD (i_disp8);
  3482. OPRND (pc) = opval;
  3483. written |= (1 << 4);
  3484. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  3485. }
  3486. }
  3487. }
  3488. abuf->written = written;
  3489. #undef OPRND
  3490. #undef FLD
  3491. }
  3492. NEXT (vpc);
  3493. CASE (sem, INSN_WRITE_BNCL8) : /* bncl.s $disp8 */
  3494. {
  3495. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3496. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  3497. #define FLD(f) abuf->fields.sfmt_bl8.f
  3498. #define OPRND(f) par_exec->operands.sfmt_bcl8.f
  3499. int UNUSED written = abuf->written;
  3500. IADDR UNUSED pc = abuf->addr;
  3501. SEM_BRANCH_INIT
  3502. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  3503. if (written & (1 << 3))
  3504. {
  3505. CPU (h_gr[((UINT) 14)]) = OPRND (h_gr_SI_14);
  3506. }
  3507. if (written & (1 << 4))
  3508. {
  3509. SEM_BRANCH_VIA_ADDR (current_cpu, sem_arg, OPRND (pc), vpc);
  3510. }
  3511. SEM_BRANCH_FINI (vpc);
  3512. #undef OPRND
  3513. #undef FLD
  3514. }
  3515. NEXT (vpc);
  3516. CASE (sem, INSN_PAR_CMP) : /* cmp $src1,$src2 */
  3517. {
  3518. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3519. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  3520. #define FLD(f) abuf->fields.sfmt_st_plus.f
  3521. #define OPRND(f) par_exec->operands.sfmt_cmp.f
  3522. int UNUSED written = 0;
  3523. IADDR UNUSED pc = abuf->addr;
  3524. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  3525. {
  3526. BI opval = LTSI (* FLD (i_src1), * FLD (i_src2));
  3527. OPRND (condbit) = opval;
  3528. CGEN_TRACE_RESULT (current_cpu, abuf, "cond", 'x', opval);
  3529. }
  3530. #undef OPRND
  3531. #undef FLD
  3532. }
  3533. NEXT (vpc);
  3534. CASE (sem, INSN_WRITE_CMP) : /* cmp $src1,$src2 */
  3535. {
  3536. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3537. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  3538. #define FLD(f) abuf->fields.sfmt_st_plus.f
  3539. #define OPRND(f) par_exec->operands.sfmt_cmp.f
  3540. int UNUSED written = abuf->written;
  3541. IADDR UNUSED pc = abuf->addr;
  3542. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  3543. CPU (h_cond) = OPRND (condbit);
  3544. #undef OPRND
  3545. #undef FLD
  3546. }
  3547. NEXT (vpc);
  3548. CASE (sem, INSN_PAR_CMPU) : /* cmpu $src1,$src2 */
  3549. {
  3550. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3551. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  3552. #define FLD(f) abuf->fields.sfmt_st_plus.f
  3553. #define OPRND(f) par_exec->operands.sfmt_cmp.f
  3554. int UNUSED written = 0;
  3555. IADDR UNUSED pc = abuf->addr;
  3556. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  3557. {
  3558. BI opval = LTUSI (* FLD (i_src1), * FLD (i_src2));
  3559. OPRND (condbit) = opval;
  3560. CGEN_TRACE_RESULT (current_cpu, abuf, "cond", 'x', opval);
  3561. }
  3562. #undef OPRND
  3563. #undef FLD
  3564. }
  3565. NEXT (vpc);
  3566. CASE (sem, INSN_WRITE_CMPU) : /* cmpu $src1,$src2 */
  3567. {
  3568. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3569. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  3570. #define FLD(f) abuf->fields.sfmt_st_plus.f
  3571. #define OPRND(f) par_exec->operands.sfmt_cmp.f
  3572. int UNUSED written = abuf->written;
  3573. IADDR UNUSED pc = abuf->addr;
  3574. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  3575. CPU (h_cond) = OPRND (condbit);
  3576. #undef OPRND
  3577. #undef FLD
  3578. }
  3579. NEXT (vpc);
  3580. CASE (sem, INSN_PAR_CMPEQ) : /* cmpeq $src1,$src2 */
  3581. {
  3582. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3583. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  3584. #define FLD(f) abuf->fields.sfmt_st_plus.f
  3585. #define OPRND(f) par_exec->operands.sfmt_cmp.f
  3586. int UNUSED written = 0;
  3587. IADDR UNUSED pc = abuf->addr;
  3588. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  3589. {
  3590. BI opval = EQSI (* FLD (i_src1), * FLD (i_src2));
  3591. OPRND (condbit) = opval;
  3592. CGEN_TRACE_RESULT (current_cpu, abuf, "cond", 'x', opval);
  3593. }
  3594. #undef OPRND
  3595. #undef FLD
  3596. }
  3597. NEXT (vpc);
  3598. CASE (sem, INSN_WRITE_CMPEQ) : /* cmpeq $src1,$src2 */
  3599. {
  3600. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3601. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  3602. #define FLD(f) abuf->fields.sfmt_st_plus.f
  3603. #define OPRND(f) par_exec->operands.sfmt_cmp.f
  3604. int UNUSED written = abuf->written;
  3605. IADDR UNUSED pc = abuf->addr;
  3606. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  3607. CPU (h_cond) = OPRND (condbit);
  3608. #undef OPRND
  3609. #undef FLD
  3610. }
  3611. NEXT (vpc);
  3612. CASE (sem, INSN_PAR_CMPZ) : /* cmpz $src2 */
  3613. {
  3614. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3615. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  3616. #define FLD(f) abuf->fields.sfmt_st_plus.f
  3617. #define OPRND(f) par_exec->operands.sfmt_cmpz.f
  3618. int UNUSED written = 0;
  3619. IADDR UNUSED pc = abuf->addr;
  3620. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  3621. {
  3622. BI opval = EQSI (* FLD (i_src2), 0);
  3623. OPRND (condbit) = opval;
  3624. CGEN_TRACE_RESULT (current_cpu, abuf, "cond", 'x', opval);
  3625. }
  3626. #undef OPRND
  3627. #undef FLD
  3628. }
  3629. NEXT (vpc);
  3630. CASE (sem, INSN_WRITE_CMPZ) : /* cmpz $src2 */
  3631. {
  3632. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3633. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  3634. #define FLD(f) abuf->fields.sfmt_st_plus.f
  3635. #define OPRND(f) par_exec->operands.sfmt_cmpz.f
  3636. int UNUSED written = abuf->written;
  3637. IADDR UNUSED pc = abuf->addr;
  3638. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  3639. CPU (h_cond) = OPRND (condbit);
  3640. #undef OPRND
  3641. #undef FLD
  3642. }
  3643. NEXT (vpc);
  3644. CASE (sem, INSN_PAR_JC) : /* jc $sr */
  3645. {
  3646. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3647. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  3648. #define FLD(f) abuf->fields.sfmt_jl.f
  3649. #define OPRND(f) par_exec->operands.sfmt_jc.f
  3650. int UNUSED written = 0;
  3651. IADDR UNUSED pc = abuf->addr;
  3652. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  3653. if (CPU (h_cond)) {
  3654. {
  3655. USI opval = ANDSI (* FLD (i_sr), -4);
  3656. OPRND (pc) = opval;
  3657. written |= (1 << 2);
  3658. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  3659. }
  3660. }
  3661. abuf->written = written;
  3662. #undef OPRND
  3663. #undef FLD
  3664. }
  3665. NEXT (vpc);
  3666. CASE (sem, INSN_WRITE_JC) : /* jc $sr */
  3667. {
  3668. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3669. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  3670. #define FLD(f) abuf->fields.sfmt_jl.f
  3671. #define OPRND(f) par_exec->operands.sfmt_jc.f
  3672. int UNUSED written = abuf->written;
  3673. IADDR UNUSED pc = abuf->addr;
  3674. SEM_BRANCH_INIT
  3675. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  3676. if (written & (1 << 2))
  3677. {
  3678. SEM_BRANCH_VIA_ADDR (current_cpu, sem_arg, OPRND (pc), vpc);
  3679. }
  3680. SEM_BRANCH_FINI (vpc);
  3681. #undef OPRND
  3682. #undef FLD
  3683. }
  3684. NEXT (vpc);
  3685. CASE (sem, INSN_PAR_JNC) : /* jnc $sr */
  3686. {
  3687. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3688. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  3689. #define FLD(f) abuf->fields.sfmt_jl.f
  3690. #define OPRND(f) par_exec->operands.sfmt_jc.f
  3691. int UNUSED written = 0;
  3692. IADDR UNUSED pc = abuf->addr;
  3693. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  3694. if (NOTBI (CPU (h_cond))) {
  3695. {
  3696. USI opval = ANDSI (* FLD (i_sr), -4);
  3697. OPRND (pc) = opval;
  3698. written |= (1 << 2);
  3699. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  3700. }
  3701. }
  3702. abuf->written = written;
  3703. #undef OPRND
  3704. #undef FLD
  3705. }
  3706. NEXT (vpc);
  3707. CASE (sem, INSN_WRITE_JNC) : /* jnc $sr */
  3708. {
  3709. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3710. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  3711. #define FLD(f) abuf->fields.sfmt_jl.f
  3712. #define OPRND(f) par_exec->operands.sfmt_jc.f
  3713. int UNUSED written = abuf->written;
  3714. IADDR UNUSED pc = abuf->addr;
  3715. SEM_BRANCH_INIT
  3716. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  3717. if (written & (1 << 2))
  3718. {
  3719. SEM_BRANCH_VIA_ADDR (current_cpu, sem_arg, OPRND (pc), vpc);
  3720. }
  3721. SEM_BRANCH_FINI (vpc);
  3722. #undef OPRND
  3723. #undef FLD
  3724. }
  3725. NEXT (vpc);
  3726. CASE (sem, INSN_PAR_JL) : /* jl $sr */
  3727. {
  3728. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3729. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  3730. #define FLD(f) abuf->fields.sfmt_jl.f
  3731. #define OPRND(f) par_exec->operands.sfmt_jl.f
  3732. int UNUSED written = 0;
  3733. IADDR UNUSED pc = abuf->addr;
  3734. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  3735. {
  3736. SI temp0;USI temp1;
  3737. temp0 = ADDSI (ANDSI (pc, -4), 4);
  3738. temp1 = ANDSI (* FLD (i_sr), -4);
  3739. {
  3740. SI opval = temp0;
  3741. OPRND (h_gr_SI_14) = opval;
  3742. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  3743. }
  3744. {
  3745. USI opval = temp1;
  3746. OPRND (pc) = opval;
  3747. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  3748. }
  3749. }
  3750. #undef OPRND
  3751. #undef FLD
  3752. }
  3753. NEXT (vpc);
  3754. CASE (sem, INSN_WRITE_JL) : /* jl $sr */
  3755. {
  3756. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3757. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  3758. #define FLD(f) abuf->fields.sfmt_jl.f
  3759. #define OPRND(f) par_exec->operands.sfmt_jl.f
  3760. int UNUSED written = abuf->written;
  3761. IADDR UNUSED pc = abuf->addr;
  3762. SEM_BRANCH_INIT
  3763. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  3764. CPU (h_gr[((UINT) 14)]) = OPRND (h_gr_SI_14);
  3765. SEM_BRANCH_VIA_ADDR (current_cpu, sem_arg, OPRND (pc), vpc);
  3766. SEM_BRANCH_FINI (vpc);
  3767. #undef OPRND
  3768. #undef FLD
  3769. }
  3770. NEXT (vpc);
  3771. CASE (sem, INSN_PAR_JMP) : /* jmp $sr */
  3772. {
  3773. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3774. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  3775. #define FLD(f) abuf->fields.sfmt_jl.f
  3776. #define OPRND(f) par_exec->operands.sfmt_jmp.f
  3777. int UNUSED written = 0;
  3778. IADDR UNUSED pc = abuf->addr;
  3779. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  3780. {
  3781. USI opval = ANDSI (* FLD (i_sr), -4);
  3782. OPRND (pc) = opval;
  3783. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  3784. }
  3785. #undef OPRND
  3786. #undef FLD
  3787. }
  3788. NEXT (vpc);
  3789. CASE (sem, INSN_WRITE_JMP) : /* jmp $sr */
  3790. {
  3791. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3792. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  3793. #define FLD(f) abuf->fields.sfmt_jl.f
  3794. #define OPRND(f) par_exec->operands.sfmt_jmp.f
  3795. int UNUSED written = abuf->written;
  3796. IADDR UNUSED pc = abuf->addr;
  3797. SEM_BRANCH_INIT
  3798. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  3799. SEM_BRANCH_VIA_ADDR (current_cpu, sem_arg, OPRND (pc), vpc);
  3800. SEM_BRANCH_FINI (vpc);
  3801. #undef OPRND
  3802. #undef FLD
  3803. }
  3804. NEXT (vpc);
  3805. CASE (sem, INSN_PAR_LD) : /* ld $dr,@$sr */
  3806. {
  3807. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3808. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  3809. #define FLD(f) abuf->fields.sfmt_ld_plus.f
  3810. #define OPRND(f) par_exec->operands.sfmt_ld.f
  3811. int UNUSED written = 0;
  3812. IADDR UNUSED pc = abuf->addr;
  3813. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  3814. {
  3815. SI opval = GETMEMSI (current_cpu, pc, * FLD (i_sr));
  3816. OPRND (dr) = opval;
  3817. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  3818. }
  3819. #undef OPRND
  3820. #undef FLD
  3821. }
  3822. NEXT (vpc);
  3823. CASE (sem, INSN_WRITE_LD) : /* ld $dr,@$sr */
  3824. {
  3825. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3826. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  3827. #define FLD(f) abuf->fields.sfmt_ld_plus.f
  3828. #define OPRND(f) par_exec->operands.sfmt_ld.f
  3829. int UNUSED written = abuf->written;
  3830. IADDR UNUSED pc = abuf->addr;
  3831. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  3832. * FLD (i_dr) = OPRND (dr);
  3833. #undef OPRND
  3834. #undef FLD
  3835. }
  3836. NEXT (vpc);
  3837. CASE (sem, INSN_PAR_LDB) : /* ldb $dr,@$sr */
  3838. {
  3839. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3840. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  3841. #define FLD(f) abuf->fields.sfmt_ld_plus.f
  3842. #define OPRND(f) par_exec->operands.sfmt_ldb.f
  3843. int UNUSED written = 0;
  3844. IADDR UNUSED pc = abuf->addr;
  3845. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  3846. {
  3847. SI opval = EXTQISI (GETMEMQI (current_cpu, pc, * FLD (i_sr)));
  3848. OPRND (dr) = opval;
  3849. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  3850. }
  3851. #undef OPRND
  3852. #undef FLD
  3853. }
  3854. NEXT (vpc);
  3855. CASE (sem, INSN_WRITE_LDB) : /* ldb $dr,@$sr */
  3856. {
  3857. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3858. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  3859. #define FLD(f) abuf->fields.sfmt_ld_plus.f
  3860. #define OPRND(f) par_exec->operands.sfmt_ldb.f
  3861. int UNUSED written = abuf->written;
  3862. IADDR UNUSED pc = abuf->addr;
  3863. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  3864. * FLD (i_dr) = OPRND (dr);
  3865. #undef OPRND
  3866. #undef FLD
  3867. }
  3868. NEXT (vpc);
  3869. CASE (sem, INSN_PAR_LDH) : /* ldh $dr,@$sr */
  3870. {
  3871. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3872. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  3873. #define FLD(f) abuf->fields.sfmt_ld_plus.f
  3874. #define OPRND(f) par_exec->operands.sfmt_ldh.f
  3875. int UNUSED written = 0;
  3876. IADDR UNUSED pc = abuf->addr;
  3877. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  3878. {
  3879. SI opval = EXTHISI (GETMEMHI (current_cpu, pc, * FLD (i_sr)));
  3880. OPRND (dr) = opval;
  3881. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  3882. }
  3883. #undef OPRND
  3884. #undef FLD
  3885. }
  3886. NEXT (vpc);
  3887. CASE (sem, INSN_WRITE_LDH) : /* ldh $dr,@$sr */
  3888. {
  3889. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3890. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  3891. #define FLD(f) abuf->fields.sfmt_ld_plus.f
  3892. #define OPRND(f) par_exec->operands.sfmt_ldh.f
  3893. int UNUSED written = abuf->written;
  3894. IADDR UNUSED pc = abuf->addr;
  3895. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  3896. * FLD (i_dr) = OPRND (dr);
  3897. #undef OPRND
  3898. #undef FLD
  3899. }
  3900. NEXT (vpc);
  3901. CASE (sem, INSN_PAR_LDUB) : /* ldub $dr,@$sr */
  3902. {
  3903. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3904. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  3905. #define FLD(f) abuf->fields.sfmt_ld_plus.f
  3906. #define OPRND(f) par_exec->operands.sfmt_ldb.f
  3907. int UNUSED written = 0;
  3908. IADDR UNUSED pc = abuf->addr;
  3909. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  3910. {
  3911. SI opval = ZEXTQISI (GETMEMQI (current_cpu, pc, * FLD (i_sr)));
  3912. OPRND (dr) = opval;
  3913. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  3914. }
  3915. #undef OPRND
  3916. #undef FLD
  3917. }
  3918. NEXT (vpc);
  3919. CASE (sem, INSN_WRITE_LDUB) : /* ldub $dr,@$sr */
  3920. {
  3921. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3922. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  3923. #define FLD(f) abuf->fields.sfmt_ld_plus.f
  3924. #define OPRND(f) par_exec->operands.sfmt_ldb.f
  3925. int UNUSED written = abuf->written;
  3926. IADDR UNUSED pc = abuf->addr;
  3927. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  3928. * FLD (i_dr) = OPRND (dr);
  3929. #undef OPRND
  3930. #undef FLD
  3931. }
  3932. NEXT (vpc);
  3933. CASE (sem, INSN_PAR_LDUH) : /* lduh $dr,@$sr */
  3934. {
  3935. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3936. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  3937. #define FLD(f) abuf->fields.sfmt_ld_plus.f
  3938. #define OPRND(f) par_exec->operands.sfmt_ldh.f
  3939. int UNUSED written = 0;
  3940. IADDR UNUSED pc = abuf->addr;
  3941. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  3942. {
  3943. SI opval = ZEXTHISI (GETMEMHI (current_cpu, pc, * FLD (i_sr)));
  3944. OPRND (dr) = opval;
  3945. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  3946. }
  3947. #undef OPRND
  3948. #undef FLD
  3949. }
  3950. NEXT (vpc);
  3951. CASE (sem, INSN_WRITE_LDUH) : /* lduh $dr,@$sr */
  3952. {
  3953. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3954. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  3955. #define FLD(f) abuf->fields.sfmt_ld_plus.f
  3956. #define OPRND(f) par_exec->operands.sfmt_ldh.f
  3957. int UNUSED written = abuf->written;
  3958. IADDR UNUSED pc = abuf->addr;
  3959. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  3960. * FLD (i_dr) = OPRND (dr);
  3961. #undef OPRND
  3962. #undef FLD
  3963. }
  3964. NEXT (vpc);
  3965. CASE (sem, INSN_PAR_LD_PLUS) : /* ld $dr,@$sr+ */
  3966. {
  3967. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3968. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  3969. #define FLD(f) abuf->fields.sfmt_ld_plus.f
  3970. #define OPRND(f) par_exec->operands.sfmt_ld_plus.f
  3971. int UNUSED written = 0;
  3972. IADDR UNUSED pc = abuf->addr;
  3973. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  3974. {
  3975. SI temp0;SI temp1;
  3976. temp0 = GETMEMSI (current_cpu, pc, * FLD (i_sr));
  3977. temp1 = ADDSI (* FLD (i_sr), 4);
  3978. {
  3979. SI opval = temp0;
  3980. OPRND (dr) = opval;
  3981. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  3982. }
  3983. {
  3984. SI opval = temp1;
  3985. OPRND (sr) = opval;
  3986. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  3987. }
  3988. }
  3989. #undef OPRND
  3990. #undef FLD
  3991. }
  3992. NEXT (vpc);
  3993. CASE (sem, INSN_WRITE_LD_PLUS) : /* ld $dr,@$sr+ */
  3994. {
  3995. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  3996. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  3997. #define FLD(f) abuf->fields.sfmt_ld_plus.f
  3998. #define OPRND(f) par_exec->operands.sfmt_ld_plus.f
  3999. int UNUSED written = abuf->written;
  4000. IADDR UNUSED pc = abuf->addr;
  4001. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  4002. * FLD (i_dr) = OPRND (dr);
  4003. * FLD (i_sr) = OPRND (sr);
  4004. #undef OPRND
  4005. #undef FLD
  4006. }
  4007. NEXT (vpc);
  4008. CASE (sem, INSN_PAR_LDI8) : /* ldi8 $dr,$simm8 */
  4009. {
  4010. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4011. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  4012. #define FLD(f) abuf->fields.sfmt_addi.f
  4013. #define OPRND(f) par_exec->operands.sfmt_ldi8.f
  4014. int UNUSED written = 0;
  4015. IADDR UNUSED pc = abuf->addr;
  4016. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  4017. {
  4018. SI opval = FLD (f_simm8);
  4019. OPRND (dr) = opval;
  4020. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  4021. }
  4022. #undef OPRND
  4023. #undef FLD
  4024. }
  4025. NEXT (vpc);
  4026. CASE (sem, INSN_WRITE_LDI8) : /* ldi8 $dr,$simm8 */
  4027. {
  4028. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4029. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  4030. #define FLD(f) abuf->fields.sfmt_addi.f
  4031. #define OPRND(f) par_exec->operands.sfmt_ldi8.f
  4032. int UNUSED written = abuf->written;
  4033. IADDR UNUSED pc = abuf->addr;
  4034. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  4035. * FLD (i_dr) = OPRND (dr);
  4036. #undef OPRND
  4037. #undef FLD
  4038. }
  4039. NEXT (vpc);
  4040. CASE (sem, INSN_PAR_LOCK) : /* lock $dr,@$sr */
  4041. {
  4042. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4043. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  4044. #define FLD(f) abuf->fields.sfmt_ld_plus.f
  4045. #define OPRND(f) par_exec->operands.sfmt_lock.f
  4046. int UNUSED written = 0;
  4047. IADDR UNUSED pc = abuf->addr;
  4048. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  4049. {
  4050. {
  4051. BI opval = 1;
  4052. OPRND (h_lock_BI) = opval;
  4053. CGEN_TRACE_RESULT (current_cpu, abuf, "lock", 'x', opval);
  4054. }
  4055. {
  4056. SI opval = GETMEMSI (current_cpu, pc, * FLD (i_sr));
  4057. OPRND (dr) = opval;
  4058. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  4059. }
  4060. }
  4061. #undef OPRND
  4062. #undef FLD
  4063. }
  4064. NEXT (vpc);
  4065. CASE (sem, INSN_WRITE_LOCK) : /* lock $dr,@$sr */
  4066. {
  4067. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4068. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  4069. #define FLD(f) abuf->fields.sfmt_ld_plus.f
  4070. #define OPRND(f) par_exec->operands.sfmt_lock.f
  4071. int UNUSED written = abuf->written;
  4072. IADDR UNUSED pc = abuf->addr;
  4073. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  4074. * FLD (i_dr) = OPRND (dr);
  4075. CPU (h_lock) = OPRND (h_lock_BI);
  4076. #undef OPRND
  4077. #undef FLD
  4078. }
  4079. NEXT (vpc);
  4080. CASE (sem, INSN_PAR_MACHI_A) : /* machi $src1,$src2,$acc */
  4081. {
  4082. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4083. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  4084. #define FLD(f) abuf->fields.sfmt_machi_a.f
  4085. #define OPRND(f) par_exec->operands.sfmt_machi_a.f
  4086. int UNUSED written = 0;
  4087. IADDR UNUSED pc = abuf->addr;
  4088. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  4089. {
  4090. DI opval = SRADI (SLLDI (ADDDI (GET_H_ACCUMS (FLD (f_acc)), MULDI (EXTSIDI (ANDSI (* FLD (i_src1), 0xffff0000)), EXTHIDI (TRUNCSIHI (SRASI (* FLD (i_src2), 16))))), 8), 8);
  4091. OPRND (acc) = opval;
  4092. CGEN_TRACE_RESULT (current_cpu, abuf, "accums", 'D', opval);
  4093. }
  4094. #undef OPRND
  4095. #undef FLD
  4096. }
  4097. NEXT (vpc);
  4098. CASE (sem, INSN_WRITE_MACHI_A) : /* machi $src1,$src2,$acc */
  4099. {
  4100. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4101. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  4102. #define FLD(f) abuf->fields.sfmt_machi_a.f
  4103. #define OPRND(f) par_exec->operands.sfmt_machi_a.f
  4104. int UNUSED written = abuf->written;
  4105. IADDR UNUSED pc = abuf->addr;
  4106. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  4107. SET_H_ACCUMS (FLD (f_acc), OPRND (acc));
  4108. #undef OPRND
  4109. #undef FLD
  4110. }
  4111. NEXT (vpc);
  4112. CASE (sem, INSN_PAR_MACLO_A) : /* maclo $src1,$src2,$acc */
  4113. {
  4114. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4115. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  4116. #define FLD(f) abuf->fields.sfmt_machi_a.f
  4117. #define OPRND(f) par_exec->operands.sfmt_machi_a.f
  4118. int UNUSED written = 0;
  4119. IADDR UNUSED pc = abuf->addr;
  4120. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  4121. {
  4122. DI opval = SRADI (SLLDI (ADDDI (GET_H_ACCUMS (FLD (f_acc)), MULDI (EXTSIDI (SLLSI (* FLD (i_src1), 16)), EXTHIDI (TRUNCSIHI (* FLD (i_src2))))), 8), 8);
  4123. OPRND (acc) = opval;
  4124. CGEN_TRACE_RESULT (current_cpu, abuf, "accums", 'D', opval);
  4125. }
  4126. #undef OPRND
  4127. #undef FLD
  4128. }
  4129. NEXT (vpc);
  4130. CASE (sem, INSN_WRITE_MACLO_A) : /* maclo $src1,$src2,$acc */
  4131. {
  4132. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4133. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  4134. #define FLD(f) abuf->fields.sfmt_machi_a.f
  4135. #define OPRND(f) par_exec->operands.sfmt_machi_a.f
  4136. int UNUSED written = abuf->written;
  4137. IADDR UNUSED pc = abuf->addr;
  4138. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  4139. SET_H_ACCUMS (FLD (f_acc), OPRND (acc));
  4140. #undef OPRND
  4141. #undef FLD
  4142. }
  4143. NEXT (vpc);
  4144. CASE (sem, INSN_PAR_MACWHI_A) : /* macwhi $src1,$src2,$acc */
  4145. {
  4146. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4147. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  4148. #define FLD(f) abuf->fields.sfmt_machi_a.f
  4149. #define OPRND(f) par_exec->operands.sfmt_machi_a.f
  4150. int UNUSED written = 0;
  4151. IADDR UNUSED pc = abuf->addr;
  4152. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  4153. {
  4154. DI opval = ADDDI (GET_H_ACCUMS (FLD (f_acc)), MULDI (EXTSIDI (* FLD (i_src1)), EXTHIDI (TRUNCSIHI (SRASI (* FLD (i_src2), 16)))));
  4155. OPRND (acc) = opval;
  4156. CGEN_TRACE_RESULT (current_cpu, abuf, "accums", 'D', opval);
  4157. }
  4158. #undef OPRND
  4159. #undef FLD
  4160. }
  4161. NEXT (vpc);
  4162. CASE (sem, INSN_WRITE_MACWHI_A) : /* macwhi $src1,$src2,$acc */
  4163. {
  4164. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4165. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  4166. #define FLD(f) abuf->fields.sfmt_machi_a.f
  4167. #define OPRND(f) par_exec->operands.sfmt_machi_a.f
  4168. int UNUSED written = abuf->written;
  4169. IADDR UNUSED pc = abuf->addr;
  4170. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  4171. SET_H_ACCUMS (FLD (f_acc), OPRND (acc));
  4172. #undef OPRND
  4173. #undef FLD
  4174. }
  4175. NEXT (vpc);
  4176. CASE (sem, INSN_PAR_MACWLO_A) : /* macwlo $src1,$src2,$acc */
  4177. {
  4178. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4179. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  4180. #define FLD(f) abuf->fields.sfmt_machi_a.f
  4181. #define OPRND(f) par_exec->operands.sfmt_machi_a.f
  4182. int UNUSED written = 0;
  4183. IADDR UNUSED pc = abuf->addr;
  4184. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  4185. {
  4186. DI opval = ADDDI (GET_H_ACCUMS (FLD (f_acc)), MULDI (EXTSIDI (* FLD (i_src1)), EXTHIDI (TRUNCSIHI (* FLD (i_src2)))));
  4187. OPRND (acc) = opval;
  4188. CGEN_TRACE_RESULT (current_cpu, abuf, "accums", 'D', opval);
  4189. }
  4190. #undef OPRND
  4191. #undef FLD
  4192. }
  4193. NEXT (vpc);
  4194. CASE (sem, INSN_WRITE_MACWLO_A) : /* macwlo $src1,$src2,$acc */
  4195. {
  4196. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4197. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  4198. #define FLD(f) abuf->fields.sfmt_machi_a.f
  4199. #define OPRND(f) par_exec->operands.sfmt_machi_a.f
  4200. int UNUSED written = abuf->written;
  4201. IADDR UNUSED pc = abuf->addr;
  4202. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  4203. SET_H_ACCUMS (FLD (f_acc), OPRND (acc));
  4204. #undef OPRND
  4205. #undef FLD
  4206. }
  4207. NEXT (vpc);
  4208. CASE (sem, INSN_PAR_MUL) : /* mul $dr,$sr */
  4209. {
  4210. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4211. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  4212. #define FLD(f) abuf->fields.sfmt_add.f
  4213. #define OPRND(f) par_exec->operands.sfmt_add.f
  4214. int UNUSED written = 0;
  4215. IADDR UNUSED pc = abuf->addr;
  4216. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  4217. {
  4218. SI opval = MULSI (* FLD (i_dr), * FLD (i_sr));
  4219. OPRND (dr) = opval;
  4220. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  4221. }
  4222. #undef OPRND
  4223. #undef FLD
  4224. }
  4225. NEXT (vpc);
  4226. CASE (sem, INSN_WRITE_MUL) : /* mul $dr,$sr */
  4227. {
  4228. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4229. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  4230. #define FLD(f) abuf->fields.sfmt_add.f
  4231. #define OPRND(f) par_exec->operands.sfmt_add.f
  4232. int UNUSED written = abuf->written;
  4233. IADDR UNUSED pc = abuf->addr;
  4234. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  4235. * FLD (i_dr) = OPRND (dr);
  4236. #undef OPRND
  4237. #undef FLD
  4238. }
  4239. NEXT (vpc);
  4240. CASE (sem, INSN_PAR_MULHI_A) : /* mulhi $src1,$src2,$acc */
  4241. {
  4242. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4243. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  4244. #define FLD(f) abuf->fields.sfmt_machi_a.f
  4245. #define OPRND(f) par_exec->operands.sfmt_mulhi_a.f
  4246. int UNUSED written = 0;
  4247. IADDR UNUSED pc = abuf->addr;
  4248. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  4249. {
  4250. DI opval = SRADI (SLLDI (MULDI (EXTSIDI (ANDSI (* FLD (i_src1), 0xffff0000)), EXTHIDI (TRUNCSIHI (SRASI (* FLD (i_src2), 16)))), 16), 16);
  4251. OPRND (acc) = opval;
  4252. CGEN_TRACE_RESULT (current_cpu, abuf, "accums", 'D', opval);
  4253. }
  4254. #undef OPRND
  4255. #undef FLD
  4256. }
  4257. NEXT (vpc);
  4258. CASE (sem, INSN_WRITE_MULHI_A) : /* mulhi $src1,$src2,$acc */
  4259. {
  4260. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4261. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  4262. #define FLD(f) abuf->fields.sfmt_machi_a.f
  4263. #define OPRND(f) par_exec->operands.sfmt_mulhi_a.f
  4264. int UNUSED written = abuf->written;
  4265. IADDR UNUSED pc = abuf->addr;
  4266. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  4267. SET_H_ACCUMS (FLD (f_acc), OPRND (acc));
  4268. #undef OPRND
  4269. #undef FLD
  4270. }
  4271. NEXT (vpc);
  4272. CASE (sem, INSN_PAR_MULLO_A) : /* mullo $src1,$src2,$acc */
  4273. {
  4274. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4275. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  4276. #define FLD(f) abuf->fields.sfmt_machi_a.f
  4277. #define OPRND(f) par_exec->operands.sfmt_mulhi_a.f
  4278. int UNUSED written = 0;
  4279. IADDR UNUSED pc = abuf->addr;
  4280. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  4281. {
  4282. DI opval = SRADI (SLLDI (MULDI (EXTSIDI (SLLSI (* FLD (i_src1), 16)), EXTHIDI (TRUNCSIHI (* FLD (i_src2)))), 16), 16);
  4283. OPRND (acc) = opval;
  4284. CGEN_TRACE_RESULT (current_cpu, abuf, "accums", 'D', opval);
  4285. }
  4286. #undef OPRND
  4287. #undef FLD
  4288. }
  4289. NEXT (vpc);
  4290. CASE (sem, INSN_WRITE_MULLO_A) : /* mullo $src1,$src2,$acc */
  4291. {
  4292. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4293. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  4294. #define FLD(f) abuf->fields.sfmt_machi_a.f
  4295. #define OPRND(f) par_exec->operands.sfmt_mulhi_a.f
  4296. int UNUSED written = abuf->written;
  4297. IADDR UNUSED pc = abuf->addr;
  4298. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  4299. SET_H_ACCUMS (FLD (f_acc), OPRND (acc));
  4300. #undef OPRND
  4301. #undef FLD
  4302. }
  4303. NEXT (vpc);
  4304. CASE (sem, INSN_PAR_MULWHI_A) : /* mulwhi $src1,$src2,$acc */
  4305. {
  4306. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4307. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  4308. #define FLD(f) abuf->fields.sfmt_machi_a.f
  4309. #define OPRND(f) par_exec->operands.sfmt_mulhi_a.f
  4310. int UNUSED written = 0;
  4311. IADDR UNUSED pc = abuf->addr;
  4312. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  4313. {
  4314. DI opval = MULDI (EXTSIDI (* FLD (i_src1)), EXTHIDI (TRUNCSIHI (SRASI (* FLD (i_src2), 16))));
  4315. OPRND (acc) = opval;
  4316. CGEN_TRACE_RESULT (current_cpu, abuf, "accums", 'D', opval);
  4317. }
  4318. #undef OPRND
  4319. #undef FLD
  4320. }
  4321. NEXT (vpc);
  4322. CASE (sem, INSN_WRITE_MULWHI_A) : /* mulwhi $src1,$src2,$acc */
  4323. {
  4324. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4325. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  4326. #define FLD(f) abuf->fields.sfmt_machi_a.f
  4327. #define OPRND(f) par_exec->operands.sfmt_mulhi_a.f
  4328. int UNUSED written = abuf->written;
  4329. IADDR UNUSED pc = abuf->addr;
  4330. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  4331. SET_H_ACCUMS (FLD (f_acc), OPRND (acc));
  4332. #undef OPRND
  4333. #undef FLD
  4334. }
  4335. NEXT (vpc);
  4336. CASE (sem, INSN_PAR_MULWLO_A) : /* mulwlo $src1,$src2,$acc */
  4337. {
  4338. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4339. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  4340. #define FLD(f) abuf->fields.sfmt_machi_a.f
  4341. #define OPRND(f) par_exec->operands.sfmt_mulhi_a.f
  4342. int UNUSED written = 0;
  4343. IADDR UNUSED pc = abuf->addr;
  4344. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  4345. {
  4346. DI opval = MULDI (EXTSIDI (* FLD (i_src1)), EXTHIDI (TRUNCSIHI (* FLD (i_src2))));
  4347. OPRND (acc) = opval;
  4348. CGEN_TRACE_RESULT (current_cpu, abuf, "accums", 'D', opval);
  4349. }
  4350. #undef OPRND
  4351. #undef FLD
  4352. }
  4353. NEXT (vpc);
  4354. CASE (sem, INSN_WRITE_MULWLO_A) : /* mulwlo $src1,$src2,$acc */
  4355. {
  4356. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4357. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  4358. #define FLD(f) abuf->fields.sfmt_machi_a.f
  4359. #define OPRND(f) par_exec->operands.sfmt_mulhi_a.f
  4360. int UNUSED written = abuf->written;
  4361. IADDR UNUSED pc = abuf->addr;
  4362. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  4363. SET_H_ACCUMS (FLD (f_acc), OPRND (acc));
  4364. #undef OPRND
  4365. #undef FLD
  4366. }
  4367. NEXT (vpc);
  4368. CASE (sem, INSN_PAR_MV) : /* mv $dr,$sr */
  4369. {
  4370. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4371. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  4372. #define FLD(f) abuf->fields.sfmt_ld_plus.f
  4373. #define OPRND(f) par_exec->operands.sfmt_mv.f
  4374. int UNUSED written = 0;
  4375. IADDR UNUSED pc = abuf->addr;
  4376. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  4377. {
  4378. SI opval = * FLD (i_sr);
  4379. OPRND (dr) = opval;
  4380. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  4381. }
  4382. #undef OPRND
  4383. #undef FLD
  4384. }
  4385. NEXT (vpc);
  4386. CASE (sem, INSN_WRITE_MV) : /* mv $dr,$sr */
  4387. {
  4388. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4389. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  4390. #define FLD(f) abuf->fields.sfmt_ld_plus.f
  4391. #define OPRND(f) par_exec->operands.sfmt_mv.f
  4392. int UNUSED written = abuf->written;
  4393. IADDR UNUSED pc = abuf->addr;
  4394. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  4395. * FLD (i_dr) = OPRND (dr);
  4396. #undef OPRND
  4397. #undef FLD
  4398. }
  4399. NEXT (vpc);
  4400. CASE (sem, INSN_PAR_MVFACHI_A) : /* mvfachi $dr,$accs */
  4401. {
  4402. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4403. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  4404. #define FLD(f) abuf->fields.sfmt_mvfachi_a.f
  4405. #define OPRND(f) par_exec->operands.sfmt_mvfachi_a.f
  4406. int UNUSED written = 0;
  4407. IADDR UNUSED pc = abuf->addr;
  4408. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  4409. {
  4410. SI opval = TRUNCDISI (SRADI (GET_H_ACCUMS (FLD (f_accs)), 32));
  4411. OPRND (dr) = opval;
  4412. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  4413. }
  4414. #undef OPRND
  4415. #undef FLD
  4416. }
  4417. NEXT (vpc);
  4418. CASE (sem, INSN_WRITE_MVFACHI_A) : /* mvfachi $dr,$accs */
  4419. {
  4420. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4421. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  4422. #define FLD(f) abuf->fields.sfmt_mvfachi_a.f
  4423. #define OPRND(f) par_exec->operands.sfmt_mvfachi_a.f
  4424. int UNUSED written = abuf->written;
  4425. IADDR UNUSED pc = abuf->addr;
  4426. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  4427. * FLD (i_dr) = OPRND (dr);
  4428. #undef OPRND
  4429. #undef FLD
  4430. }
  4431. NEXT (vpc);
  4432. CASE (sem, INSN_PAR_MVFACLO_A) : /* mvfaclo $dr,$accs */
  4433. {
  4434. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4435. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  4436. #define FLD(f) abuf->fields.sfmt_mvfachi_a.f
  4437. #define OPRND(f) par_exec->operands.sfmt_mvfachi_a.f
  4438. int UNUSED written = 0;
  4439. IADDR UNUSED pc = abuf->addr;
  4440. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  4441. {
  4442. SI opval = TRUNCDISI (GET_H_ACCUMS (FLD (f_accs)));
  4443. OPRND (dr) = opval;
  4444. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  4445. }
  4446. #undef OPRND
  4447. #undef FLD
  4448. }
  4449. NEXT (vpc);
  4450. CASE (sem, INSN_WRITE_MVFACLO_A) : /* mvfaclo $dr,$accs */
  4451. {
  4452. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4453. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  4454. #define FLD(f) abuf->fields.sfmt_mvfachi_a.f
  4455. #define OPRND(f) par_exec->operands.sfmt_mvfachi_a.f
  4456. int UNUSED written = abuf->written;
  4457. IADDR UNUSED pc = abuf->addr;
  4458. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  4459. * FLD (i_dr) = OPRND (dr);
  4460. #undef OPRND
  4461. #undef FLD
  4462. }
  4463. NEXT (vpc);
  4464. CASE (sem, INSN_PAR_MVFACMI_A) : /* mvfacmi $dr,$accs */
  4465. {
  4466. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4467. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  4468. #define FLD(f) abuf->fields.sfmt_mvfachi_a.f
  4469. #define OPRND(f) par_exec->operands.sfmt_mvfachi_a.f
  4470. int UNUSED written = 0;
  4471. IADDR UNUSED pc = abuf->addr;
  4472. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  4473. {
  4474. SI opval = TRUNCDISI (SRADI (GET_H_ACCUMS (FLD (f_accs)), 16));
  4475. OPRND (dr) = opval;
  4476. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  4477. }
  4478. #undef OPRND
  4479. #undef FLD
  4480. }
  4481. NEXT (vpc);
  4482. CASE (sem, INSN_WRITE_MVFACMI_A) : /* mvfacmi $dr,$accs */
  4483. {
  4484. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4485. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  4486. #define FLD(f) abuf->fields.sfmt_mvfachi_a.f
  4487. #define OPRND(f) par_exec->operands.sfmt_mvfachi_a.f
  4488. int UNUSED written = abuf->written;
  4489. IADDR UNUSED pc = abuf->addr;
  4490. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  4491. * FLD (i_dr) = OPRND (dr);
  4492. #undef OPRND
  4493. #undef FLD
  4494. }
  4495. NEXT (vpc);
  4496. CASE (sem, INSN_PAR_MVFC) : /* mvfc $dr,$scr */
  4497. {
  4498. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4499. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  4500. #define FLD(f) abuf->fields.sfmt_ld_plus.f
  4501. #define OPRND(f) par_exec->operands.sfmt_mvfc.f
  4502. int UNUSED written = 0;
  4503. IADDR UNUSED pc = abuf->addr;
  4504. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  4505. {
  4506. SI opval = GET_H_CR (FLD (f_r2));
  4507. OPRND (dr) = opval;
  4508. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  4509. }
  4510. #undef OPRND
  4511. #undef FLD
  4512. }
  4513. NEXT (vpc);
  4514. CASE (sem, INSN_WRITE_MVFC) : /* mvfc $dr,$scr */
  4515. {
  4516. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4517. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  4518. #define FLD(f) abuf->fields.sfmt_ld_plus.f
  4519. #define OPRND(f) par_exec->operands.sfmt_mvfc.f
  4520. int UNUSED written = abuf->written;
  4521. IADDR UNUSED pc = abuf->addr;
  4522. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  4523. * FLD (i_dr) = OPRND (dr);
  4524. #undef OPRND
  4525. #undef FLD
  4526. }
  4527. NEXT (vpc);
  4528. CASE (sem, INSN_PAR_MVTACHI_A) : /* mvtachi $src1,$accs */
  4529. {
  4530. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4531. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  4532. #define FLD(f) abuf->fields.sfmt_mvtachi_a.f
  4533. #define OPRND(f) par_exec->operands.sfmt_mvtachi_a.f
  4534. int UNUSED written = 0;
  4535. IADDR UNUSED pc = abuf->addr;
  4536. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  4537. {
  4538. DI opval = ORDI (ANDDI (GET_H_ACCUMS (FLD (f_accs)), MAKEDI (0, 0xffffffff)), SLLDI (EXTSIDI (* FLD (i_src1)), 32));
  4539. OPRND (accs) = opval;
  4540. CGEN_TRACE_RESULT (current_cpu, abuf, "accums", 'D', opval);
  4541. }
  4542. #undef OPRND
  4543. #undef FLD
  4544. }
  4545. NEXT (vpc);
  4546. CASE (sem, INSN_WRITE_MVTACHI_A) : /* mvtachi $src1,$accs */
  4547. {
  4548. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4549. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  4550. #define FLD(f) abuf->fields.sfmt_mvtachi_a.f
  4551. #define OPRND(f) par_exec->operands.sfmt_mvtachi_a.f
  4552. int UNUSED written = abuf->written;
  4553. IADDR UNUSED pc = abuf->addr;
  4554. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  4555. SET_H_ACCUMS (FLD (f_accs), OPRND (accs));
  4556. #undef OPRND
  4557. #undef FLD
  4558. }
  4559. NEXT (vpc);
  4560. CASE (sem, INSN_PAR_MVTACLO_A) : /* mvtaclo $src1,$accs */
  4561. {
  4562. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4563. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  4564. #define FLD(f) abuf->fields.sfmt_mvtachi_a.f
  4565. #define OPRND(f) par_exec->operands.sfmt_mvtachi_a.f
  4566. int UNUSED written = 0;
  4567. IADDR UNUSED pc = abuf->addr;
  4568. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  4569. {
  4570. DI opval = ORDI (ANDDI (GET_H_ACCUMS (FLD (f_accs)), MAKEDI (0xffffffff, 0)), ZEXTSIDI (* FLD (i_src1)));
  4571. OPRND (accs) = opval;
  4572. CGEN_TRACE_RESULT (current_cpu, abuf, "accums", 'D', opval);
  4573. }
  4574. #undef OPRND
  4575. #undef FLD
  4576. }
  4577. NEXT (vpc);
  4578. CASE (sem, INSN_WRITE_MVTACLO_A) : /* mvtaclo $src1,$accs */
  4579. {
  4580. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4581. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  4582. #define FLD(f) abuf->fields.sfmt_mvtachi_a.f
  4583. #define OPRND(f) par_exec->operands.sfmt_mvtachi_a.f
  4584. int UNUSED written = abuf->written;
  4585. IADDR UNUSED pc = abuf->addr;
  4586. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  4587. SET_H_ACCUMS (FLD (f_accs), OPRND (accs));
  4588. #undef OPRND
  4589. #undef FLD
  4590. }
  4591. NEXT (vpc);
  4592. CASE (sem, INSN_PAR_MVTC) : /* mvtc $sr,$dcr */
  4593. {
  4594. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4595. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  4596. #define FLD(f) abuf->fields.sfmt_ld_plus.f
  4597. #define OPRND(f) par_exec->operands.sfmt_mvtc.f
  4598. int UNUSED written = 0;
  4599. IADDR UNUSED pc = abuf->addr;
  4600. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  4601. {
  4602. USI opval = * FLD (i_sr);
  4603. OPRND (dcr) = opval;
  4604. CGEN_TRACE_RESULT (current_cpu, abuf, "cr", 'x', opval);
  4605. }
  4606. #undef OPRND
  4607. #undef FLD
  4608. }
  4609. NEXT (vpc);
  4610. CASE (sem, INSN_WRITE_MVTC) : /* mvtc $sr,$dcr */
  4611. {
  4612. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4613. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  4614. #define FLD(f) abuf->fields.sfmt_ld_plus.f
  4615. #define OPRND(f) par_exec->operands.sfmt_mvtc.f
  4616. int UNUSED written = abuf->written;
  4617. IADDR UNUSED pc = abuf->addr;
  4618. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  4619. SET_H_CR (FLD (f_r1), OPRND (dcr));
  4620. #undef OPRND
  4621. #undef FLD
  4622. }
  4623. NEXT (vpc);
  4624. CASE (sem, INSN_PAR_NEG) : /* neg $dr,$sr */
  4625. {
  4626. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4627. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  4628. #define FLD(f) abuf->fields.sfmt_ld_plus.f
  4629. #define OPRND(f) par_exec->operands.sfmt_mv.f
  4630. int UNUSED written = 0;
  4631. IADDR UNUSED pc = abuf->addr;
  4632. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  4633. {
  4634. SI opval = NEGSI (* FLD (i_sr));
  4635. OPRND (dr) = opval;
  4636. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  4637. }
  4638. #undef OPRND
  4639. #undef FLD
  4640. }
  4641. NEXT (vpc);
  4642. CASE (sem, INSN_WRITE_NEG) : /* neg $dr,$sr */
  4643. {
  4644. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4645. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  4646. #define FLD(f) abuf->fields.sfmt_ld_plus.f
  4647. #define OPRND(f) par_exec->operands.sfmt_mv.f
  4648. int UNUSED written = abuf->written;
  4649. IADDR UNUSED pc = abuf->addr;
  4650. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  4651. * FLD (i_dr) = OPRND (dr);
  4652. #undef OPRND
  4653. #undef FLD
  4654. }
  4655. NEXT (vpc);
  4656. CASE (sem, INSN_PAR_NOP) : /* nop */
  4657. {
  4658. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4659. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  4660. #define FLD(f) abuf->fields.sfmt_empty.f
  4661. #define OPRND(f) par_exec->operands.sfmt_nop.f
  4662. int UNUSED written = 0;
  4663. IADDR UNUSED pc = abuf->addr;
  4664. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  4665. PROFILE_COUNT_FILLNOPS (current_cpu, abuf->addr);
  4666. #undef OPRND
  4667. #undef FLD
  4668. }
  4669. NEXT (vpc);
  4670. CASE (sem, INSN_WRITE_NOP) : /* nop */
  4671. {
  4672. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4673. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  4674. #define FLD(f) abuf->fields.sfmt_empty.f
  4675. #define OPRND(f) par_exec->operands.sfmt_nop.f
  4676. int UNUSED written = abuf->written;
  4677. IADDR UNUSED pc = abuf->addr;
  4678. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  4679. #undef OPRND
  4680. #undef FLD
  4681. }
  4682. NEXT (vpc);
  4683. CASE (sem, INSN_PAR_NOT) : /* not $dr,$sr */
  4684. {
  4685. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4686. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  4687. #define FLD(f) abuf->fields.sfmt_ld_plus.f
  4688. #define OPRND(f) par_exec->operands.sfmt_mv.f
  4689. int UNUSED written = 0;
  4690. IADDR UNUSED pc = abuf->addr;
  4691. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  4692. {
  4693. SI opval = INVSI (* FLD (i_sr));
  4694. OPRND (dr) = opval;
  4695. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  4696. }
  4697. #undef OPRND
  4698. #undef FLD
  4699. }
  4700. NEXT (vpc);
  4701. CASE (sem, INSN_WRITE_NOT) : /* not $dr,$sr */
  4702. {
  4703. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4704. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  4705. #define FLD(f) abuf->fields.sfmt_ld_plus.f
  4706. #define OPRND(f) par_exec->operands.sfmt_mv.f
  4707. int UNUSED written = abuf->written;
  4708. IADDR UNUSED pc = abuf->addr;
  4709. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  4710. * FLD (i_dr) = OPRND (dr);
  4711. #undef OPRND
  4712. #undef FLD
  4713. }
  4714. NEXT (vpc);
  4715. CASE (sem, INSN_PAR_RAC_DSI) : /* rac $accd,$accs,$imm1 */
  4716. {
  4717. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4718. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  4719. #define FLD(f) abuf->fields.sfmt_rac_dsi.f
  4720. #define OPRND(f) par_exec->operands.sfmt_rac_dsi.f
  4721. int UNUSED written = 0;
  4722. IADDR UNUSED pc = abuf->addr;
  4723. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  4724. {
  4725. DI tmp_tmp1;
  4726. tmp_tmp1 = SLLDI (GET_H_ACCUMS (FLD (f_accs)), FLD (f_imm1));
  4727. tmp_tmp1 = ADDDI (tmp_tmp1, MAKEDI (0, 32768));
  4728. {
  4729. DI opval = (GTDI (tmp_tmp1, MAKEDI (32767, 0xffff0000))) ? (MAKEDI (32767, 0xffff0000)) : (LTDI (tmp_tmp1, MAKEDI (0xffff8000, 0))) ? (MAKEDI (0xffff8000, 0)) : (ANDDI (tmp_tmp1, MAKEDI (0xffffffff, 0xffff0000)));
  4730. OPRND (accd) = opval;
  4731. CGEN_TRACE_RESULT (current_cpu, abuf, "accums", 'D', opval);
  4732. }
  4733. }
  4734. #undef OPRND
  4735. #undef FLD
  4736. }
  4737. NEXT (vpc);
  4738. CASE (sem, INSN_WRITE_RAC_DSI) : /* rac $accd,$accs,$imm1 */
  4739. {
  4740. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4741. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  4742. #define FLD(f) abuf->fields.sfmt_rac_dsi.f
  4743. #define OPRND(f) par_exec->operands.sfmt_rac_dsi.f
  4744. int UNUSED written = abuf->written;
  4745. IADDR UNUSED pc = abuf->addr;
  4746. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  4747. SET_H_ACCUMS (FLD (f_accd), OPRND (accd));
  4748. #undef OPRND
  4749. #undef FLD
  4750. }
  4751. NEXT (vpc);
  4752. CASE (sem, INSN_PAR_RACH_DSI) : /* rach $accd,$accs,$imm1 */
  4753. {
  4754. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4755. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  4756. #define FLD(f) abuf->fields.sfmt_rac_dsi.f
  4757. #define OPRND(f) par_exec->operands.sfmt_rac_dsi.f
  4758. int UNUSED written = 0;
  4759. IADDR UNUSED pc = abuf->addr;
  4760. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  4761. {
  4762. DI tmp_tmp1;
  4763. tmp_tmp1 = SLLDI (GET_H_ACCUMS (FLD (f_accs)), FLD (f_imm1));
  4764. tmp_tmp1 = ADDDI (tmp_tmp1, MAKEDI (0, 0x80000000));
  4765. {
  4766. DI opval = (GTDI (tmp_tmp1, MAKEDI (32767, 0))) ? (MAKEDI (32767, 0)) : (LTDI (tmp_tmp1, MAKEDI (0xffff8000, 0))) ? (MAKEDI (0xffff8000, 0)) : (ANDDI (tmp_tmp1, MAKEDI (0xffffffff, 0)));
  4767. OPRND (accd) = opval;
  4768. CGEN_TRACE_RESULT (current_cpu, abuf, "accums", 'D', opval);
  4769. }
  4770. }
  4771. #undef OPRND
  4772. #undef FLD
  4773. }
  4774. NEXT (vpc);
  4775. CASE (sem, INSN_WRITE_RACH_DSI) : /* rach $accd,$accs,$imm1 */
  4776. {
  4777. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4778. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  4779. #define FLD(f) abuf->fields.sfmt_rac_dsi.f
  4780. #define OPRND(f) par_exec->operands.sfmt_rac_dsi.f
  4781. int UNUSED written = abuf->written;
  4782. IADDR UNUSED pc = abuf->addr;
  4783. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  4784. SET_H_ACCUMS (FLD (f_accd), OPRND (accd));
  4785. #undef OPRND
  4786. #undef FLD
  4787. }
  4788. NEXT (vpc);
  4789. CASE (sem, INSN_PAR_RTE) : /* rte */
  4790. {
  4791. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4792. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  4793. #define FLD(f) abuf->fields.sfmt_empty.f
  4794. #define OPRND(f) par_exec->operands.sfmt_rte.f
  4795. int UNUSED written = 0;
  4796. IADDR UNUSED pc = abuf->addr;
  4797. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  4798. {
  4799. {
  4800. USI opval = ANDSI (GET_H_CR (((UINT) 6)), -4);
  4801. OPRND (pc) = opval;
  4802. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  4803. }
  4804. {
  4805. USI opval = GET_H_CR (((UINT) 14));
  4806. OPRND (h_cr_USI_6) = opval;
  4807. CGEN_TRACE_RESULT (current_cpu, abuf, "cr", 'x', opval);
  4808. }
  4809. {
  4810. UQI opval = CPU (h_bpsw);
  4811. OPRND (h_psw_UQI) = opval;
  4812. CGEN_TRACE_RESULT (current_cpu, abuf, "psw", 'x', opval);
  4813. }
  4814. {
  4815. UQI opval = CPU (h_bbpsw);
  4816. OPRND (h_bpsw_UQI) = opval;
  4817. CGEN_TRACE_RESULT (current_cpu, abuf, "bpsw", 'x', opval);
  4818. }
  4819. }
  4820. #undef OPRND
  4821. #undef FLD
  4822. }
  4823. NEXT (vpc);
  4824. CASE (sem, INSN_WRITE_RTE) : /* rte */
  4825. {
  4826. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4827. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  4828. #define FLD(f) abuf->fields.sfmt_empty.f
  4829. #define OPRND(f) par_exec->operands.sfmt_rte.f
  4830. int UNUSED written = abuf->written;
  4831. IADDR UNUSED pc = abuf->addr;
  4832. SEM_BRANCH_INIT
  4833. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  4834. CPU (h_bpsw) = OPRND (h_bpsw_UQI);
  4835. SET_H_CR (((UINT) 6), OPRND (h_cr_USI_6));
  4836. SET_H_PSW (OPRND (h_psw_UQI));
  4837. SEM_BRANCH_VIA_ADDR (current_cpu, sem_arg, OPRND (pc), vpc);
  4838. SEM_BRANCH_FINI (vpc);
  4839. #undef OPRND
  4840. #undef FLD
  4841. }
  4842. NEXT (vpc);
  4843. CASE (sem, INSN_PAR_SLL) : /* sll $dr,$sr */
  4844. {
  4845. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4846. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  4847. #define FLD(f) abuf->fields.sfmt_add.f
  4848. #define OPRND(f) par_exec->operands.sfmt_add.f
  4849. int UNUSED written = 0;
  4850. IADDR UNUSED pc = abuf->addr;
  4851. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  4852. {
  4853. SI opval = SLLSI (* FLD (i_dr), ANDSI (* FLD (i_sr), 31));
  4854. OPRND (dr) = opval;
  4855. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  4856. }
  4857. #undef OPRND
  4858. #undef FLD
  4859. }
  4860. NEXT (vpc);
  4861. CASE (sem, INSN_WRITE_SLL) : /* sll $dr,$sr */
  4862. {
  4863. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4864. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  4865. #define FLD(f) abuf->fields.sfmt_add.f
  4866. #define OPRND(f) par_exec->operands.sfmt_add.f
  4867. int UNUSED written = abuf->written;
  4868. IADDR UNUSED pc = abuf->addr;
  4869. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  4870. * FLD (i_dr) = OPRND (dr);
  4871. #undef OPRND
  4872. #undef FLD
  4873. }
  4874. NEXT (vpc);
  4875. CASE (sem, INSN_PAR_SLLI) : /* slli $dr,$uimm5 */
  4876. {
  4877. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4878. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  4879. #define FLD(f) abuf->fields.sfmt_slli.f
  4880. #define OPRND(f) par_exec->operands.sfmt_slli.f
  4881. int UNUSED written = 0;
  4882. IADDR UNUSED pc = abuf->addr;
  4883. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  4884. {
  4885. SI opval = SLLSI (* FLD (i_dr), FLD (f_uimm5));
  4886. OPRND (dr) = opval;
  4887. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  4888. }
  4889. #undef OPRND
  4890. #undef FLD
  4891. }
  4892. NEXT (vpc);
  4893. CASE (sem, INSN_WRITE_SLLI) : /* slli $dr,$uimm5 */
  4894. {
  4895. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4896. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  4897. #define FLD(f) abuf->fields.sfmt_slli.f
  4898. #define OPRND(f) par_exec->operands.sfmt_slli.f
  4899. int UNUSED written = abuf->written;
  4900. IADDR UNUSED pc = abuf->addr;
  4901. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  4902. * FLD (i_dr) = OPRND (dr);
  4903. #undef OPRND
  4904. #undef FLD
  4905. }
  4906. NEXT (vpc);
  4907. CASE (sem, INSN_PAR_SRA) : /* sra $dr,$sr */
  4908. {
  4909. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4910. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  4911. #define FLD(f) abuf->fields.sfmt_add.f
  4912. #define OPRND(f) par_exec->operands.sfmt_add.f
  4913. int UNUSED written = 0;
  4914. IADDR UNUSED pc = abuf->addr;
  4915. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  4916. {
  4917. SI opval = SRASI (* FLD (i_dr), ANDSI (* FLD (i_sr), 31));
  4918. OPRND (dr) = opval;
  4919. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  4920. }
  4921. #undef OPRND
  4922. #undef FLD
  4923. }
  4924. NEXT (vpc);
  4925. CASE (sem, INSN_WRITE_SRA) : /* sra $dr,$sr */
  4926. {
  4927. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4928. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  4929. #define FLD(f) abuf->fields.sfmt_add.f
  4930. #define OPRND(f) par_exec->operands.sfmt_add.f
  4931. int UNUSED written = abuf->written;
  4932. IADDR UNUSED pc = abuf->addr;
  4933. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  4934. * FLD (i_dr) = OPRND (dr);
  4935. #undef OPRND
  4936. #undef FLD
  4937. }
  4938. NEXT (vpc);
  4939. CASE (sem, INSN_PAR_SRAI) : /* srai $dr,$uimm5 */
  4940. {
  4941. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4942. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  4943. #define FLD(f) abuf->fields.sfmt_slli.f
  4944. #define OPRND(f) par_exec->operands.sfmt_slli.f
  4945. int UNUSED written = 0;
  4946. IADDR UNUSED pc = abuf->addr;
  4947. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  4948. {
  4949. SI opval = SRASI (* FLD (i_dr), FLD (f_uimm5));
  4950. OPRND (dr) = opval;
  4951. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  4952. }
  4953. #undef OPRND
  4954. #undef FLD
  4955. }
  4956. NEXT (vpc);
  4957. CASE (sem, INSN_WRITE_SRAI) : /* srai $dr,$uimm5 */
  4958. {
  4959. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4960. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  4961. #define FLD(f) abuf->fields.sfmt_slli.f
  4962. #define OPRND(f) par_exec->operands.sfmt_slli.f
  4963. int UNUSED written = abuf->written;
  4964. IADDR UNUSED pc = abuf->addr;
  4965. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  4966. * FLD (i_dr) = OPRND (dr);
  4967. #undef OPRND
  4968. #undef FLD
  4969. }
  4970. NEXT (vpc);
  4971. CASE (sem, INSN_PAR_SRL) : /* srl $dr,$sr */
  4972. {
  4973. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4974. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  4975. #define FLD(f) abuf->fields.sfmt_add.f
  4976. #define OPRND(f) par_exec->operands.sfmt_add.f
  4977. int UNUSED written = 0;
  4978. IADDR UNUSED pc = abuf->addr;
  4979. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  4980. {
  4981. SI opval = SRLSI (* FLD (i_dr), ANDSI (* FLD (i_sr), 31));
  4982. OPRND (dr) = opval;
  4983. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  4984. }
  4985. #undef OPRND
  4986. #undef FLD
  4987. }
  4988. NEXT (vpc);
  4989. CASE (sem, INSN_WRITE_SRL) : /* srl $dr,$sr */
  4990. {
  4991. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  4992. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  4993. #define FLD(f) abuf->fields.sfmt_add.f
  4994. #define OPRND(f) par_exec->operands.sfmt_add.f
  4995. int UNUSED written = abuf->written;
  4996. IADDR UNUSED pc = abuf->addr;
  4997. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  4998. * FLD (i_dr) = OPRND (dr);
  4999. #undef OPRND
  5000. #undef FLD
  5001. }
  5002. NEXT (vpc);
  5003. CASE (sem, INSN_PAR_SRLI) : /* srli $dr,$uimm5 */
  5004. {
  5005. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5006. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  5007. #define FLD(f) abuf->fields.sfmt_slli.f
  5008. #define OPRND(f) par_exec->operands.sfmt_slli.f
  5009. int UNUSED written = 0;
  5010. IADDR UNUSED pc = abuf->addr;
  5011. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  5012. {
  5013. SI opval = SRLSI (* FLD (i_dr), FLD (f_uimm5));
  5014. OPRND (dr) = opval;
  5015. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  5016. }
  5017. #undef OPRND
  5018. #undef FLD
  5019. }
  5020. NEXT (vpc);
  5021. CASE (sem, INSN_WRITE_SRLI) : /* srli $dr,$uimm5 */
  5022. {
  5023. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5024. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  5025. #define FLD(f) abuf->fields.sfmt_slli.f
  5026. #define OPRND(f) par_exec->operands.sfmt_slli.f
  5027. int UNUSED written = abuf->written;
  5028. IADDR UNUSED pc = abuf->addr;
  5029. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  5030. * FLD (i_dr) = OPRND (dr);
  5031. #undef OPRND
  5032. #undef FLD
  5033. }
  5034. NEXT (vpc);
  5035. CASE (sem, INSN_PAR_ST) : /* st $src1,@$src2 */
  5036. {
  5037. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5038. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  5039. #define FLD(f) abuf->fields.sfmt_st_plus.f
  5040. #define OPRND(f) par_exec->operands.sfmt_st.f
  5041. int UNUSED written = 0;
  5042. IADDR UNUSED pc = abuf->addr;
  5043. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  5044. {
  5045. SI opval = * FLD (i_src1);
  5046. OPRND (h_memory_SI_src2_idx) = * FLD (i_src2);
  5047. OPRND (h_memory_SI_src2) = opval;
  5048. CGEN_TRACE_RESULT (current_cpu, abuf, "memory", 'x', opval);
  5049. }
  5050. #undef OPRND
  5051. #undef FLD
  5052. }
  5053. NEXT (vpc);
  5054. CASE (sem, INSN_WRITE_ST) : /* st $src1,@$src2 */
  5055. {
  5056. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5057. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  5058. #define FLD(f) abuf->fields.sfmt_st_plus.f
  5059. #define OPRND(f) par_exec->operands.sfmt_st.f
  5060. int UNUSED written = abuf->written;
  5061. IADDR UNUSED pc = abuf->addr;
  5062. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  5063. SETMEMSI (current_cpu, pc, OPRND (h_memory_SI_src2_idx), OPRND (h_memory_SI_src2));
  5064. #undef OPRND
  5065. #undef FLD
  5066. }
  5067. NEXT (vpc);
  5068. CASE (sem, INSN_PAR_STB) : /* stb $src1,@$src2 */
  5069. {
  5070. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5071. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  5072. #define FLD(f) abuf->fields.sfmt_st_plus.f
  5073. #define OPRND(f) par_exec->operands.sfmt_stb.f
  5074. int UNUSED written = 0;
  5075. IADDR UNUSED pc = abuf->addr;
  5076. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  5077. {
  5078. QI opval = * FLD (i_src1);
  5079. OPRND (h_memory_QI_src2_idx) = * FLD (i_src2);
  5080. OPRND (h_memory_QI_src2) = opval;
  5081. CGEN_TRACE_RESULT (current_cpu, abuf, "memory", 'x', opval);
  5082. }
  5083. #undef OPRND
  5084. #undef FLD
  5085. }
  5086. NEXT (vpc);
  5087. CASE (sem, INSN_WRITE_STB) : /* stb $src1,@$src2 */
  5088. {
  5089. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5090. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  5091. #define FLD(f) abuf->fields.sfmt_st_plus.f
  5092. #define OPRND(f) par_exec->operands.sfmt_stb.f
  5093. int UNUSED written = abuf->written;
  5094. IADDR UNUSED pc = abuf->addr;
  5095. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  5096. SETMEMQI (current_cpu, pc, OPRND (h_memory_QI_src2_idx), OPRND (h_memory_QI_src2));
  5097. #undef OPRND
  5098. #undef FLD
  5099. }
  5100. NEXT (vpc);
  5101. CASE (sem, INSN_PAR_STH) : /* sth $src1,@$src2 */
  5102. {
  5103. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5104. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  5105. #define FLD(f) abuf->fields.sfmt_st_plus.f
  5106. #define OPRND(f) par_exec->operands.sfmt_sth.f
  5107. int UNUSED written = 0;
  5108. IADDR UNUSED pc = abuf->addr;
  5109. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  5110. {
  5111. HI opval = * FLD (i_src1);
  5112. OPRND (h_memory_HI_src2_idx) = * FLD (i_src2);
  5113. OPRND (h_memory_HI_src2) = opval;
  5114. CGEN_TRACE_RESULT (current_cpu, abuf, "memory", 'x', opval);
  5115. }
  5116. #undef OPRND
  5117. #undef FLD
  5118. }
  5119. NEXT (vpc);
  5120. CASE (sem, INSN_WRITE_STH) : /* sth $src1,@$src2 */
  5121. {
  5122. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5123. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  5124. #define FLD(f) abuf->fields.sfmt_st_plus.f
  5125. #define OPRND(f) par_exec->operands.sfmt_sth.f
  5126. int UNUSED written = abuf->written;
  5127. IADDR UNUSED pc = abuf->addr;
  5128. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  5129. SETMEMHI (current_cpu, pc, OPRND (h_memory_HI_src2_idx), OPRND (h_memory_HI_src2));
  5130. #undef OPRND
  5131. #undef FLD
  5132. }
  5133. NEXT (vpc);
  5134. CASE (sem, INSN_PAR_ST_PLUS) : /* st $src1,@+$src2 */
  5135. {
  5136. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5137. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  5138. #define FLD(f) abuf->fields.sfmt_st_plus.f
  5139. #define OPRND(f) par_exec->operands.sfmt_st_plus.f
  5140. int UNUSED written = 0;
  5141. IADDR UNUSED pc = abuf->addr;
  5142. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  5143. {
  5144. SI tmp_new_src2;
  5145. tmp_new_src2 = ADDSI (* FLD (i_src2), 4);
  5146. {
  5147. SI opval = * FLD (i_src1);
  5148. OPRND (h_memory_SI_new_src2_idx) = tmp_new_src2;
  5149. OPRND (h_memory_SI_new_src2) = opval;
  5150. CGEN_TRACE_RESULT (current_cpu, abuf, "memory", 'x', opval);
  5151. }
  5152. {
  5153. SI opval = tmp_new_src2;
  5154. OPRND (src2) = opval;
  5155. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  5156. }
  5157. }
  5158. #undef OPRND
  5159. #undef FLD
  5160. }
  5161. NEXT (vpc);
  5162. CASE (sem, INSN_WRITE_ST_PLUS) : /* st $src1,@+$src2 */
  5163. {
  5164. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5165. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  5166. #define FLD(f) abuf->fields.sfmt_st_plus.f
  5167. #define OPRND(f) par_exec->operands.sfmt_st_plus.f
  5168. int UNUSED written = abuf->written;
  5169. IADDR UNUSED pc = abuf->addr;
  5170. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  5171. SETMEMSI (current_cpu, pc, OPRND (h_memory_SI_new_src2_idx), OPRND (h_memory_SI_new_src2));
  5172. * FLD (i_src2) = OPRND (src2);
  5173. #undef OPRND
  5174. #undef FLD
  5175. }
  5176. NEXT (vpc);
  5177. CASE (sem, INSN_PAR_STH_PLUS) : /* sth $src1,@$src2+ */
  5178. {
  5179. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5180. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  5181. #define FLD(f) abuf->fields.sfmt_st_plus.f
  5182. #define OPRND(f) par_exec->operands.sfmt_sth_plus.f
  5183. int UNUSED written = 0;
  5184. IADDR UNUSED pc = abuf->addr;
  5185. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  5186. {
  5187. SI tmp_new_src2;
  5188. tmp_new_src2 = * FLD (i_src2);
  5189. {
  5190. HI opval = * FLD (i_src1);
  5191. OPRND (h_memory_HI_new_src2_idx) = tmp_new_src2;
  5192. OPRND (h_memory_HI_new_src2) = opval;
  5193. CGEN_TRACE_RESULT (current_cpu, abuf, "memory", 'x', opval);
  5194. }
  5195. {
  5196. SI opval = ADDSI (tmp_new_src2, 2);
  5197. OPRND (src2) = opval;
  5198. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  5199. }
  5200. }
  5201. #undef OPRND
  5202. #undef FLD
  5203. }
  5204. NEXT (vpc);
  5205. CASE (sem, INSN_WRITE_STH_PLUS) : /* sth $src1,@$src2+ */
  5206. {
  5207. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5208. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  5209. #define FLD(f) abuf->fields.sfmt_st_plus.f
  5210. #define OPRND(f) par_exec->operands.sfmt_sth_plus.f
  5211. int UNUSED written = abuf->written;
  5212. IADDR UNUSED pc = abuf->addr;
  5213. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  5214. SETMEMHI (current_cpu, pc, OPRND (h_memory_HI_new_src2_idx), OPRND (h_memory_HI_new_src2));
  5215. * FLD (i_src2) = OPRND (src2);
  5216. #undef OPRND
  5217. #undef FLD
  5218. }
  5219. NEXT (vpc);
  5220. CASE (sem, INSN_PAR_STB_PLUS) : /* stb $src1,@$src2+ */
  5221. {
  5222. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5223. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  5224. #define FLD(f) abuf->fields.sfmt_st_plus.f
  5225. #define OPRND(f) par_exec->operands.sfmt_stb_plus.f
  5226. int UNUSED written = 0;
  5227. IADDR UNUSED pc = abuf->addr;
  5228. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  5229. {
  5230. SI tmp_new_src2;
  5231. tmp_new_src2 = * FLD (i_src2);
  5232. {
  5233. QI opval = * FLD (i_src1);
  5234. OPRND (h_memory_QI_new_src2_idx) = tmp_new_src2;
  5235. OPRND (h_memory_QI_new_src2) = opval;
  5236. CGEN_TRACE_RESULT (current_cpu, abuf, "memory", 'x', opval);
  5237. }
  5238. {
  5239. SI opval = ADDSI (tmp_new_src2, 1);
  5240. OPRND (src2) = opval;
  5241. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  5242. }
  5243. }
  5244. #undef OPRND
  5245. #undef FLD
  5246. }
  5247. NEXT (vpc);
  5248. CASE (sem, INSN_WRITE_STB_PLUS) : /* stb $src1,@$src2+ */
  5249. {
  5250. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5251. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  5252. #define FLD(f) abuf->fields.sfmt_st_plus.f
  5253. #define OPRND(f) par_exec->operands.sfmt_stb_plus.f
  5254. int UNUSED written = abuf->written;
  5255. IADDR UNUSED pc = abuf->addr;
  5256. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  5257. SETMEMQI (current_cpu, pc, OPRND (h_memory_QI_new_src2_idx), OPRND (h_memory_QI_new_src2));
  5258. * FLD (i_src2) = OPRND (src2);
  5259. #undef OPRND
  5260. #undef FLD
  5261. }
  5262. NEXT (vpc);
  5263. CASE (sem, INSN_PAR_ST_MINUS) : /* st $src1,@-$src2 */
  5264. {
  5265. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5266. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  5267. #define FLD(f) abuf->fields.sfmt_st_plus.f
  5268. #define OPRND(f) par_exec->operands.sfmt_st_plus.f
  5269. int UNUSED written = 0;
  5270. IADDR UNUSED pc = abuf->addr;
  5271. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  5272. {
  5273. SI tmp_new_src2;
  5274. tmp_new_src2 = SUBSI (* FLD (i_src2), 4);
  5275. {
  5276. SI opval = * FLD (i_src1);
  5277. OPRND (h_memory_SI_new_src2_idx) = tmp_new_src2;
  5278. OPRND (h_memory_SI_new_src2) = opval;
  5279. CGEN_TRACE_RESULT (current_cpu, abuf, "memory", 'x', opval);
  5280. }
  5281. {
  5282. SI opval = tmp_new_src2;
  5283. OPRND (src2) = opval;
  5284. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  5285. }
  5286. }
  5287. #undef OPRND
  5288. #undef FLD
  5289. }
  5290. NEXT (vpc);
  5291. CASE (sem, INSN_WRITE_ST_MINUS) : /* st $src1,@-$src2 */
  5292. {
  5293. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5294. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  5295. #define FLD(f) abuf->fields.sfmt_st_plus.f
  5296. #define OPRND(f) par_exec->operands.sfmt_st_plus.f
  5297. int UNUSED written = abuf->written;
  5298. IADDR UNUSED pc = abuf->addr;
  5299. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  5300. SETMEMSI (current_cpu, pc, OPRND (h_memory_SI_new_src2_idx), OPRND (h_memory_SI_new_src2));
  5301. * FLD (i_src2) = OPRND (src2);
  5302. #undef OPRND
  5303. #undef FLD
  5304. }
  5305. NEXT (vpc);
  5306. CASE (sem, INSN_PAR_SUB) : /* sub $dr,$sr */
  5307. {
  5308. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5309. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  5310. #define FLD(f) abuf->fields.sfmt_add.f
  5311. #define OPRND(f) par_exec->operands.sfmt_add.f
  5312. int UNUSED written = 0;
  5313. IADDR UNUSED pc = abuf->addr;
  5314. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  5315. {
  5316. SI opval = SUBSI (* FLD (i_dr), * FLD (i_sr));
  5317. OPRND (dr) = opval;
  5318. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  5319. }
  5320. #undef OPRND
  5321. #undef FLD
  5322. }
  5323. NEXT (vpc);
  5324. CASE (sem, INSN_WRITE_SUB) : /* sub $dr,$sr */
  5325. {
  5326. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5327. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  5328. #define FLD(f) abuf->fields.sfmt_add.f
  5329. #define OPRND(f) par_exec->operands.sfmt_add.f
  5330. int UNUSED written = abuf->written;
  5331. IADDR UNUSED pc = abuf->addr;
  5332. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  5333. * FLD (i_dr) = OPRND (dr);
  5334. #undef OPRND
  5335. #undef FLD
  5336. }
  5337. NEXT (vpc);
  5338. CASE (sem, INSN_PAR_SUBV) : /* subv $dr,$sr */
  5339. {
  5340. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5341. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  5342. #define FLD(f) abuf->fields.sfmt_add.f
  5343. #define OPRND(f) par_exec->operands.sfmt_addv.f
  5344. int UNUSED written = 0;
  5345. IADDR UNUSED pc = abuf->addr;
  5346. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  5347. {
  5348. SI temp0;BI temp1;
  5349. temp0 = SUBSI (* FLD (i_dr), * FLD (i_sr));
  5350. temp1 = SUBOFSI (* FLD (i_dr), * FLD (i_sr), 0);
  5351. {
  5352. SI opval = temp0;
  5353. OPRND (dr) = opval;
  5354. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  5355. }
  5356. {
  5357. BI opval = temp1;
  5358. OPRND (condbit) = opval;
  5359. CGEN_TRACE_RESULT (current_cpu, abuf, "cond", 'x', opval);
  5360. }
  5361. }
  5362. #undef OPRND
  5363. #undef FLD
  5364. }
  5365. NEXT (vpc);
  5366. CASE (sem, INSN_WRITE_SUBV) : /* subv $dr,$sr */
  5367. {
  5368. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5369. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  5370. #define FLD(f) abuf->fields.sfmt_add.f
  5371. #define OPRND(f) par_exec->operands.sfmt_addv.f
  5372. int UNUSED written = abuf->written;
  5373. IADDR UNUSED pc = abuf->addr;
  5374. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  5375. CPU (h_cond) = OPRND (condbit);
  5376. * FLD (i_dr) = OPRND (dr);
  5377. #undef OPRND
  5378. #undef FLD
  5379. }
  5380. NEXT (vpc);
  5381. CASE (sem, INSN_PAR_SUBX) : /* subx $dr,$sr */
  5382. {
  5383. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5384. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  5385. #define FLD(f) abuf->fields.sfmt_add.f
  5386. #define OPRND(f) par_exec->operands.sfmt_addx.f
  5387. int UNUSED written = 0;
  5388. IADDR UNUSED pc = abuf->addr;
  5389. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  5390. {
  5391. SI temp0;BI temp1;
  5392. temp0 = SUBCSI (* FLD (i_dr), * FLD (i_sr), CPU (h_cond));
  5393. temp1 = SUBCFSI (* FLD (i_dr), * FLD (i_sr), CPU (h_cond));
  5394. {
  5395. SI opval = temp0;
  5396. OPRND (dr) = opval;
  5397. CGEN_TRACE_RESULT (current_cpu, abuf, "gr", 'x', opval);
  5398. }
  5399. {
  5400. BI opval = temp1;
  5401. OPRND (condbit) = opval;
  5402. CGEN_TRACE_RESULT (current_cpu, abuf, "cond", 'x', opval);
  5403. }
  5404. }
  5405. #undef OPRND
  5406. #undef FLD
  5407. }
  5408. NEXT (vpc);
  5409. CASE (sem, INSN_WRITE_SUBX) : /* subx $dr,$sr */
  5410. {
  5411. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5412. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  5413. #define FLD(f) abuf->fields.sfmt_add.f
  5414. #define OPRND(f) par_exec->operands.sfmt_addx.f
  5415. int UNUSED written = abuf->written;
  5416. IADDR UNUSED pc = abuf->addr;
  5417. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  5418. CPU (h_cond) = OPRND (condbit);
  5419. * FLD (i_dr) = OPRND (dr);
  5420. #undef OPRND
  5421. #undef FLD
  5422. }
  5423. NEXT (vpc);
  5424. CASE (sem, INSN_PAR_TRAP) : /* trap $uimm4 */
  5425. {
  5426. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5427. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  5428. #define FLD(f) abuf->fields.sfmt_trap.f
  5429. #define OPRND(f) par_exec->operands.sfmt_trap.f
  5430. int UNUSED written = 0;
  5431. IADDR UNUSED pc = abuf->addr;
  5432. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  5433. {
  5434. {
  5435. USI opval = GET_H_CR (((UINT) 6));
  5436. OPRND (h_cr_USI_14) = opval;
  5437. CGEN_TRACE_RESULT (current_cpu, abuf, "cr", 'x', opval);
  5438. }
  5439. {
  5440. USI opval = ADDSI (pc, 4);
  5441. OPRND (h_cr_USI_6) = opval;
  5442. CGEN_TRACE_RESULT (current_cpu, abuf, "cr", 'x', opval);
  5443. }
  5444. {
  5445. UQI opval = CPU (h_bpsw);
  5446. OPRND (h_bbpsw_UQI) = opval;
  5447. CGEN_TRACE_RESULT (current_cpu, abuf, "bbpsw", 'x', opval);
  5448. }
  5449. {
  5450. UQI opval = GET_H_PSW ();
  5451. OPRND (h_bpsw_UQI) = opval;
  5452. CGEN_TRACE_RESULT (current_cpu, abuf, "bpsw", 'x', opval);
  5453. }
  5454. {
  5455. UQI opval = ANDQI (GET_H_PSW (), 128);
  5456. OPRND (h_psw_UQI) = opval;
  5457. CGEN_TRACE_RESULT (current_cpu, abuf, "psw", 'x', opval);
  5458. }
  5459. {
  5460. SI opval = m32r_trap (current_cpu, pc, FLD (f_uimm4));
  5461. OPRND (pc) = opval;
  5462. CGEN_TRACE_RESULT (current_cpu, abuf, "pc", 'x', opval);
  5463. }
  5464. }
  5465. #undef OPRND
  5466. #undef FLD
  5467. }
  5468. NEXT (vpc);
  5469. CASE (sem, INSN_WRITE_TRAP) : /* trap $uimm4 */
  5470. {
  5471. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5472. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  5473. #define FLD(f) abuf->fields.sfmt_trap.f
  5474. #define OPRND(f) par_exec->operands.sfmt_trap.f
  5475. int UNUSED written = abuf->written;
  5476. IADDR UNUSED pc = abuf->addr;
  5477. SEM_BRANCH_INIT
  5478. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  5479. CPU (h_bbpsw) = OPRND (h_bbpsw_UQI);
  5480. CPU (h_bpsw) = OPRND (h_bpsw_UQI);
  5481. SET_H_CR (((UINT) 14), OPRND (h_cr_USI_14));
  5482. SET_H_CR (((UINT) 6), OPRND (h_cr_USI_6));
  5483. SET_H_PSW (OPRND (h_psw_UQI));
  5484. SEM_BRANCH_VIA_ADDR (current_cpu, sem_arg, OPRND (pc), vpc);
  5485. SEM_BRANCH_FINI (vpc);
  5486. #undef OPRND
  5487. #undef FLD
  5488. }
  5489. NEXT (vpc);
  5490. CASE (sem, INSN_PAR_UNLOCK) : /* unlock $src1,@$src2 */
  5491. {
  5492. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5493. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  5494. #define FLD(f) abuf->fields.sfmt_st_plus.f
  5495. #define OPRND(f) par_exec->operands.sfmt_unlock.f
  5496. int UNUSED written = 0;
  5497. IADDR UNUSED pc = abuf->addr;
  5498. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  5499. {
  5500. if (CPU (h_lock)) {
  5501. {
  5502. SI opval = * FLD (i_src1);
  5503. OPRND (h_memory_SI_src2_idx) = * FLD (i_src2);
  5504. OPRND (h_memory_SI_src2) = opval;
  5505. written |= (1 << 4);
  5506. CGEN_TRACE_RESULT (current_cpu, abuf, "memory", 'x', opval);
  5507. }
  5508. }
  5509. {
  5510. BI opval = 0;
  5511. OPRND (h_lock_BI) = opval;
  5512. CGEN_TRACE_RESULT (current_cpu, abuf, "lock", 'x', opval);
  5513. }
  5514. }
  5515. abuf->written = written;
  5516. #undef OPRND
  5517. #undef FLD
  5518. }
  5519. NEXT (vpc);
  5520. CASE (sem, INSN_WRITE_UNLOCK) : /* unlock $src1,@$src2 */
  5521. {
  5522. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5523. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  5524. #define FLD(f) abuf->fields.sfmt_st_plus.f
  5525. #define OPRND(f) par_exec->operands.sfmt_unlock.f
  5526. int UNUSED written = abuf->written;
  5527. IADDR UNUSED pc = abuf->addr;
  5528. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  5529. CPU (h_lock) = OPRND (h_lock_BI);
  5530. if (written & (1 << 4))
  5531. {
  5532. SETMEMSI (current_cpu, pc, OPRND (h_memory_SI_src2_idx), OPRND (h_memory_SI_src2));
  5533. }
  5534. #undef OPRND
  5535. #undef FLD
  5536. }
  5537. NEXT (vpc);
  5538. CASE (sem, INSN_PAR_PCMPBZ) : /* pcmpbz $src2 */
  5539. {
  5540. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5541. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  5542. #define FLD(f) abuf->fields.sfmt_st_plus.f
  5543. #define OPRND(f) par_exec->operands.sfmt_cmpz.f
  5544. int UNUSED written = 0;
  5545. IADDR UNUSED pc = abuf->addr;
  5546. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  5547. {
  5548. BI opval = (EQSI (ANDSI (* FLD (i_src2), 255), 0)) ? (1) : (EQSI (ANDSI (* FLD (i_src2), 65280), 0)) ? (1) : (EQSI (ANDSI (* FLD (i_src2), 16711680), 0)) ? (1) : (EQSI (ANDSI (* FLD (i_src2), 0xff000000), 0)) ? (1) : (0);
  5549. OPRND (condbit) = opval;
  5550. CGEN_TRACE_RESULT (current_cpu, abuf, "cond", 'x', opval);
  5551. }
  5552. #undef OPRND
  5553. #undef FLD
  5554. }
  5555. NEXT (vpc);
  5556. CASE (sem, INSN_WRITE_PCMPBZ) : /* pcmpbz $src2 */
  5557. {
  5558. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5559. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  5560. #define FLD(f) abuf->fields.sfmt_st_plus.f
  5561. #define OPRND(f) par_exec->operands.sfmt_cmpz.f
  5562. int UNUSED written = abuf->written;
  5563. IADDR UNUSED pc = abuf->addr;
  5564. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  5565. CPU (h_cond) = OPRND (condbit);
  5566. #undef OPRND
  5567. #undef FLD
  5568. }
  5569. NEXT (vpc);
  5570. CASE (sem, INSN_PAR_SADD) : /* sadd */
  5571. {
  5572. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5573. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  5574. #define FLD(f) abuf->fields.sfmt_empty.f
  5575. #define OPRND(f) par_exec->operands.sfmt_sadd.f
  5576. int UNUSED written = 0;
  5577. IADDR UNUSED pc = abuf->addr;
  5578. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  5579. {
  5580. DI opval = ADDDI (SRADI (GET_H_ACCUMS (((UINT) 1)), 16), GET_H_ACCUMS (((UINT) 0)));
  5581. OPRND (h_accums_DI_0) = opval;
  5582. CGEN_TRACE_RESULT (current_cpu, abuf, "accums", 'D', opval);
  5583. }
  5584. #undef OPRND
  5585. #undef FLD
  5586. }
  5587. NEXT (vpc);
  5588. CASE (sem, INSN_WRITE_SADD) : /* sadd */
  5589. {
  5590. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5591. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  5592. #define FLD(f) abuf->fields.sfmt_empty.f
  5593. #define OPRND(f) par_exec->operands.sfmt_sadd.f
  5594. int UNUSED written = abuf->written;
  5595. IADDR UNUSED pc = abuf->addr;
  5596. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  5597. SET_H_ACCUMS (((UINT) 0), OPRND (h_accums_DI_0));
  5598. #undef OPRND
  5599. #undef FLD
  5600. }
  5601. NEXT (vpc);
  5602. CASE (sem, INSN_PAR_MACWU1) : /* macwu1 $src1,$src2 */
  5603. {
  5604. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5605. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  5606. #define FLD(f) abuf->fields.sfmt_st_plus.f
  5607. #define OPRND(f) par_exec->operands.sfmt_macwu1.f
  5608. int UNUSED written = 0;
  5609. IADDR UNUSED pc = abuf->addr;
  5610. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  5611. {
  5612. DI opval = SRADI (SLLDI (ADDDI (GET_H_ACCUMS (((UINT) 1)), MULDI (EXTSIDI (* FLD (i_src1)), EXTSIDI (ANDSI (* FLD (i_src2), 65535)))), 8), 8);
  5613. OPRND (h_accums_DI_1) = opval;
  5614. CGEN_TRACE_RESULT (current_cpu, abuf, "accums", 'D', opval);
  5615. }
  5616. #undef OPRND
  5617. #undef FLD
  5618. }
  5619. NEXT (vpc);
  5620. CASE (sem, INSN_WRITE_MACWU1) : /* macwu1 $src1,$src2 */
  5621. {
  5622. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5623. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  5624. #define FLD(f) abuf->fields.sfmt_st_plus.f
  5625. #define OPRND(f) par_exec->operands.sfmt_macwu1.f
  5626. int UNUSED written = abuf->written;
  5627. IADDR UNUSED pc = abuf->addr;
  5628. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  5629. SET_H_ACCUMS (((UINT) 1), OPRND (h_accums_DI_1));
  5630. #undef OPRND
  5631. #undef FLD
  5632. }
  5633. NEXT (vpc);
  5634. CASE (sem, INSN_PAR_MSBLO) : /* msblo $src1,$src2 */
  5635. {
  5636. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5637. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  5638. #define FLD(f) abuf->fields.sfmt_st_plus.f
  5639. #define OPRND(f) par_exec->operands.sfmt_msblo.f
  5640. int UNUSED written = 0;
  5641. IADDR UNUSED pc = abuf->addr;
  5642. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  5643. {
  5644. DI opval = SRADI (SLLDI (SUBDI (GET_H_ACCUM (), SRADI (SLLDI (MULDI (EXTHIDI (TRUNCSIHI (* FLD (i_src1))), EXTHIDI (TRUNCSIHI (* FLD (i_src2)))), 32), 16)), 8), 8);
  5645. OPRND (accum) = opval;
  5646. CGEN_TRACE_RESULT (current_cpu, abuf, "accum", 'D', opval);
  5647. }
  5648. #undef OPRND
  5649. #undef FLD
  5650. }
  5651. NEXT (vpc);
  5652. CASE (sem, INSN_WRITE_MSBLO) : /* msblo $src1,$src2 */
  5653. {
  5654. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5655. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  5656. #define FLD(f) abuf->fields.sfmt_st_plus.f
  5657. #define OPRND(f) par_exec->operands.sfmt_msblo.f
  5658. int UNUSED written = abuf->written;
  5659. IADDR UNUSED pc = abuf->addr;
  5660. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  5661. SET_H_ACCUM (OPRND (accum));
  5662. #undef OPRND
  5663. #undef FLD
  5664. }
  5665. NEXT (vpc);
  5666. CASE (sem, INSN_PAR_MULWU1) : /* mulwu1 $src1,$src2 */
  5667. {
  5668. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5669. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  5670. #define FLD(f) abuf->fields.sfmt_st_plus.f
  5671. #define OPRND(f) par_exec->operands.sfmt_mulwu1.f
  5672. int UNUSED written = 0;
  5673. IADDR UNUSED pc = abuf->addr;
  5674. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  5675. {
  5676. DI opval = SRADI (SLLDI (MULDI (EXTSIDI (* FLD (i_src1)), EXTSIDI (ANDSI (* FLD (i_src2), 65535))), 16), 16);
  5677. OPRND (h_accums_DI_1) = opval;
  5678. CGEN_TRACE_RESULT (current_cpu, abuf, "accums", 'D', opval);
  5679. }
  5680. #undef OPRND
  5681. #undef FLD
  5682. }
  5683. NEXT (vpc);
  5684. CASE (sem, INSN_WRITE_MULWU1) : /* mulwu1 $src1,$src2 */
  5685. {
  5686. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5687. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  5688. #define FLD(f) abuf->fields.sfmt_st_plus.f
  5689. #define OPRND(f) par_exec->operands.sfmt_mulwu1.f
  5690. int UNUSED written = abuf->written;
  5691. IADDR UNUSED pc = abuf->addr;
  5692. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  5693. SET_H_ACCUMS (((UINT) 1), OPRND (h_accums_DI_1));
  5694. #undef OPRND
  5695. #undef FLD
  5696. }
  5697. NEXT (vpc);
  5698. CASE (sem, INSN_PAR_MACLH1) : /* maclh1 $src1,$src2 */
  5699. {
  5700. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5701. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  5702. #define FLD(f) abuf->fields.sfmt_st_plus.f
  5703. #define OPRND(f) par_exec->operands.sfmt_macwu1.f
  5704. int UNUSED written = 0;
  5705. IADDR UNUSED pc = abuf->addr;
  5706. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  5707. {
  5708. DI opval = SRADI (SLLDI (ADDDI (GET_H_ACCUMS (((UINT) 1)), SLLDI (EXTSIDI (MULSI (EXTHISI (TRUNCSIHI (* FLD (i_src1))), SRASI (* FLD (i_src2), 16))), 16)), 8), 8);
  5709. OPRND (h_accums_DI_1) = opval;
  5710. CGEN_TRACE_RESULT (current_cpu, abuf, "accums", 'D', opval);
  5711. }
  5712. #undef OPRND
  5713. #undef FLD
  5714. }
  5715. NEXT (vpc);
  5716. CASE (sem, INSN_WRITE_MACLH1) : /* maclh1 $src1,$src2 */
  5717. {
  5718. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5719. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  5720. #define FLD(f) abuf->fields.sfmt_st_plus.f
  5721. #define OPRND(f) par_exec->operands.sfmt_macwu1.f
  5722. int UNUSED written = abuf->written;
  5723. IADDR UNUSED pc = abuf->addr;
  5724. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  5725. SET_H_ACCUMS (((UINT) 1), OPRND (h_accums_DI_1));
  5726. #undef OPRND
  5727. #undef FLD
  5728. }
  5729. NEXT (vpc);
  5730. CASE (sem, INSN_PAR_SC) : /* sc */
  5731. {
  5732. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5733. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  5734. #define FLD(f) abuf->fields.sfmt_empty.f
  5735. #define OPRND(f) par_exec->operands.sfmt_sc.f
  5736. int UNUSED written = 0;
  5737. IADDR UNUSED pc = abuf->addr;
  5738. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  5739. if (ZEXTBISI (CPU (h_cond)))
  5740. SEM_SKIP_INSN (current_cpu, sem_arg, vpc);
  5741. #undef OPRND
  5742. #undef FLD
  5743. }
  5744. NEXT (vpc);
  5745. CASE (sem, INSN_WRITE_SC) : /* sc */
  5746. {
  5747. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5748. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  5749. #define FLD(f) abuf->fields.sfmt_empty.f
  5750. #define OPRND(f) par_exec->operands.sfmt_sc.f
  5751. int UNUSED written = abuf->written;
  5752. IADDR UNUSED pc = abuf->addr;
  5753. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  5754. #undef OPRND
  5755. #undef FLD
  5756. }
  5757. NEXT (vpc);
  5758. CASE (sem, INSN_PAR_SNC) : /* snc */
  5759. {
  5760. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5761. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  5762. #define FLD(f) abuf->fields.sfmt_empty.f
  5763. #define OPRND(f) par_exec->operands.sfmt_sc.f
  5764. int UNUSED written = 0;
  5765. IADDR UNUSED pc = abuf->addr;
  5766. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  5767. if (ZEXTBISI (NOTBI (CPU (h_cond))))
  5768. SEM_SKIP_INSN (current_cpu, sem_arg, vpc);
  5769. #undef OPRND
  5770. #undef FLD
  5771. }
  5772. NEXT (vpc);
  5773. CASE (sem, INSN_WRITE_SNC) : /* snc */
  5774. {
  5775. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5776. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  5777. #define FLD(f) abuf->fields.sfmt_empty.f
  5778. #define OPRND(f) par_exec->operands.sfmt_sc.f
  5779. int UNUSED written = abuf->written;
  5780. IADDR UNUSED pc = abuf->addr;
  5781. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  5782. #undef OPRND
  5783. #undef FLD
  5784. }
  5785. NEXT (vpc);
  5786. CASE (sem, INSN_PAR_CLRPSW) : /* clrpsw $uimm8 */
  5787. {
  5788. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5789. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  5790. #define FLD(f) abuf->fields.sfmt_clrpsw.f
  5791. #define OPRND(f) par_exec->operands.sfmt_clrpsw.f
  5792. int UNUSED written = 0;
  5793. IADDR UNUSED pc = abuf->addr;
  5794. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  5795. {
  5796. USI opval = ANDSI (GET_H_CR (((UINT) 0)), ORSI (ZEXTQISI (INVQI (FLD (f_uimm8))), 65280));
  5797. OPRND (h_cr_USI_0) = opval;
  5798. CGEN_TRACE_RESULT (current_cpu, abuf, "cr", 'x', opval);
  5799. }
  5800. #undef OPRND
  5801. #undef FLD
  5802. }
  5803. NEXT (vpc);
  5804. CASE (sem, INSN_WRITE_CLRPSW) : /* clrpsw $uimm8 */
  5805. {
  5806. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5807. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  5808. #define FLD(f) abuf->fields.sfmt_clrpsw.f
  5809. #define OPRND(f) par_exec->operands.sfmt_clrpsw.f
  5810. int UNUSED written = abuf->written;
  5811. IADDR UNUSED pc = abuf->addr;
  5812. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  5813. SET_H_CR (((UINT) 0), OPRND (h_cr_USI_0));
  5814. #undef OPRND
  5815. #undef FLD
  5816. }
  5817. NEXT (vpc);
  5818. CASE (sem, INSN_PAR_SETPSW) : /* setpsw $uimm8 */
  5819. {
  5820. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5821. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  5822. #define FLD(f) abuf->fields.sfmt_clrpsw.f
  5823. #define OPRND(f) par_exec->operands.sfmt_setpsw.f
  5824. int UNUSED written = 0;
  5825. IADDR UNUSED pc = abuf->addr;
  5826. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  5827. {
  5828. USI opval = FLD (f_uimm8);
  5829. OPRND (h_cr_USI_0) = opval;
  5830. CGEN_TRACE_RESULT (current_cpu, abuf, "cr", 'x', opval);
  5831. }
  5832. #undef OPRND
  5833. #undef FLD
  5834. }
  5835. NEXT (vpc);
  5836. CASE (sem, INSN_WRITE_SETPSW) : /* setpsw $uimm8 */
  5837. {
  5838. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5839. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  5840. #define FLD(f) abuf->fields.sfmt_clrpsw.f
  5841. #define OPRND(f) par_exec->operands.sfmt_setpsw.f
  5842. int UNUSED written = abuf->written;
  5843. IADDR UNUSED pc = abuf->addr;
  5844. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  5845. SET_H_CR (((UINT) 0), OPRND (h_cr_USI_0));
  5846. #undef OPRND
  5847. #undef FLD
  5848. }
  5849. NEXT (vpc);
  5850. CASE (sem, INSN_PAR_BTST) : /* btst $uimm3,$sr */
  5851. {
  5852. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5853. ARGBUF *abuf = SEM_ARGBUF (sem_arg);
  5854. #define FLD(f) abuf->fields.sfmt_bset.f
  5855. #define OPRND(f) par_exec->operands.sfmt_btst.f
  5856. int UNUSED written = 0;
  5857. IADDR UNUSED pc = abuf->addr;
  5858. vpc = SEM_NEXT_VPC (sem_arg, pc, 2);
  5859. {
  5860. BI opval = ANDQI (SRLQI (* FLD (i_sr), SUBSI (7, FLD (f_uimm3))), 1);
  5861. OPRND (condbit) = opval;
  5862. CGEN_TRACE_RESULT (current_cpu, abuf, "cond", 'x', opval);
  5863. }
  5864. #undef OPRND
  5865. #undef FLD
  5866. }
  5867. NEXT (vpc);
  5868. CASE (sem, INSN_WRITE_BTST) : /* btst $uimm3,$sr */
  5869. {
  5870. SEM_ARG sem_arg = SEM_SEM_ARG (vpc, sc);
  5871. const ARGBUF *abuf = SEM_ARGBUF (sem_arg)->fields.write.abuf;
  5872. #define FLD(f) abuf->fields.sfmt_bset.f
  5873. #define OPRND(f) par_exec->operands.sfmt_btst.f
  5874. int UNUSED written = abuf->written;
  5875. IADDR UNUSED pc = abuf->addr;
  5876. vpc = SEM_NEXT_VPC (sem_arg, pc, 0);
  5877. CPU (h_cond) = OPRND (condbit);
  5878. #undef OPRND
  5879. #undef FLD
  5880. }
  5881. NEXT (vpc);
  5882. }
  5883. ENDSWITCH (sem) /* End of semantic switch. */
  5884. /* At this point `vpc' contains the next insn to execute. */
  5885. }
  5886. #undef DEFINE_SWITCH
  5887. #endif /* DEFINE_SWITCH */