nios2-opc.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783
  1. /* Altera Nios II opcode list.
  2. Copyright (C) 2012-2022 Free Software Foundation, Inc.
  3. Contributed by Nigel Gray (ngray@altera.com).
  4. Contributed by Mentor Graphics, Inc.
  5. This file is part of the GNU opcodes library.
  6. This library is free software; you can redistribute it and/or modify
  7. it under the terms of the GNU General Public License as published by
  8. the Free Software Foundation; either version 3, or (at your option)
  9. any later version.
  10. It is distributed in the hope that it will be useful, but WITHOUT
  11. ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  12. or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
  13. License for more details.
  14. You should have received a copy of the GNU General Public License
  15. along with this file; see the file COPYING. If not, write to the
  16. Free Software Foundation, 51 Franklin Street - Fifth Floor, Boston,
  17. MA 02110-1301, USA. */
  18. #include "sysdep.h"
  19. #include <stdio.h>
  20. #include "opcode/nios2.h"
  21. /* Register string table */
  22. const struct nios2_reg nios2_builtin_regs[] = {
  23. /* Standard register names. */
  24. {"zero", 0, REG_NORMAL},
  25. {"at", 1, REG_NORMAL}, /* assembler temporary */
  26. {"r2", 2, REG_NORMAL | REG_3BIT | REG_LDWM},
  27. {"r3", 3, REG_NORMAL | REG_3BIT | REG_LDWM},
  28. {"r4", 4, REG_NORMAL | REG_3BIT | REG_LDWM},
  29. {"r5", 5, REG_NORMAL | REG_3BIT | REG_LDWM},
  30. {"r6", 6, REG_NORMAL | REG_3BIT | REG_LDWM},
  31. {"r7", 7, REG_NORMAL | REG_3BIT | REG_LDWM},
  32. {"r8", 8, REG_NORMAL | REG_LDWM},
  33. {"r9", 9, REG_NORMAL | REG_LDWM},
  34. {"r10", 10, REG_NORMAL | REG_LDWM},
  35. {"r11", 11, REG_NORMAL | REG_LDWM},
  36. {"r12", 12, REG_NORMAL | REG_LDWM},
  37. {"r13", 13, REG_NORMAL | REG_LDWM},
  38. {"r14", 14, REG_NORMAL | REG_LDWM},
  39. {"r15", 15, REG_NORMAL | REG_LDWM},
  40. {"r16", 16, REG_NORMAL | REG_3BIT | REG_LDWM | REG_POP},
  41. {"r17", 17, REG_NORMAL | REG_3BIT | REG_LDWM | REG_POP},
  42. {"r18", 18, REG_NORMAL | REG_LDWM | REG_POP},
  43. {"r19", 19, REG_NORMAL | REG_LDWM | REG_POP},
  44. {"r20", 20, REG_NORMAL | REG_LDWM | REG_POP},
  45. {"r21", 21, REG_NORMAL | REG_LDWM | REG_POP},
  46. {"r22", 22, REG_NORMAL | REG_LDWM | REG_POP},
  47. {"r23", 23, REG_NORMAL | REG_LDWM | REG_POP},
  48. {"et", 24, REG_NORMAL},
  49. {"bt", 25, REG_NORMAL},
  50. {"gp", 26, REG_NORMAL}, /* global pointer */
  51. {"sp", 27, REG_NORMAL}, /* stack pointer */
  52. {"fp", 28, REG_NORMAL | REG_LDWM | REG_POP}, /* frame pointer */
  53. {"ea", 29, REG_NORMAL}, /* exception return address */
  54. {"sstatus", 30, REG_NORMAL}, /* saved processor status */
  55. {"ra", 31, REG_NORMAL | REG_LDWM | REG_POP}, /* return address */
  56. /* Alternative names for special registers. */
  57. {"r0", 0, REG_NORMAL},
  58. {"r1", 1, REG_NORMAL},
  59. {"r24", 24, REG_NORMAL},
  60. {"r25", 25, REG_NORMAL},
  61. {"r26", 26, REG_NORMAL},
  62. {"r27", 27, REG_NORMAL},
  63. {"r28", 28, REG_NORMAL | REG_LDWM | REG_POP},
  64. {"r29", 29, REG_NORMAL},
  65. {"r30", 30, REG_NORMAL},
  66. {"ba", 30, REG_NORMAL}, /* breakpoint return address */
  67. {"r31", 31, REG_NORMAL | REG_LDWM | REG_POP},
  68. /* Control register names. */
  69. {"status", 0, REG_CONTROL},
  70. {"estatus", 1, REG_CONTROL},
  71. {"bstatus", 2, REG_CONTROL},
  72. {"ienable", 3, REG_CONTROL},
  73. {"ipending", 4, REG_CONTROL},
  74. {"cpuid", 5, REG_CONTROL},
  75. {"ctl6", 6, REG_CONTROL},
  76. {"exception", 7, REG_CONTROL},
  77. {"pteaddr", 8, REG_CONTROL},
  78. {"tlbacc", 9, REG_CONTROL},
  79. {"tlbmisc", 10, REG_CONTROL},
  80. {"eccinj", 11, REG_CONTROL},
  81. {"badaddr", 12, REG_CONTROL},
  82. {"config", 13, REG_CONTROL},
  83. {"mpubase", 14, REG_CONTROL},
  84. {"mpuacc", 15, REG_CONTROL},
  85. {"ctl16", 16, REG_CONTROL},
  86. {"ctl17", 17, REG_CONTROL},
  87. {"ctl18", 18, REG_CONTROL},
  88. {"ctl19", 19, REG_CONTROL},
  89. {"ctl20", 20, REG_CONTROL},
  90. {"ctl21", 21, REG_CONTROL},
  91. {"ctl22", 22, REG_CONTROL},
  92. {"ctl23", 23, REG_CONTROL},
  93. {"ctl24", 24, REG_CONTROL},
  94. {"ctl25", 25, REG_CONTROL},
  95. {"ctl26", 26, REG_CONTROL},
  96. {"ctl27", 27, REG_CONTROL},
  97. {"ctl28", 28, REG_CONTROL},
  98. {"ctl29", 29, REG_CONTROL},
  99. {"ctl30", 30, REG_CONTROL},
  100. {"ctl31", 31, REG_CONTROL},
  101. /* Alternative names for special control registers. */
  102. {"ctl0", 0, REG_CONTROL},
  103. {"ctl1", 1, REG_CONTROL},
  104. {"ctl2", 2, REG_CONTROL},
  105. {"ctl3", 3, REG_CONTROL},
  106. {"ctl4", 4, REG_CONTROL},
  107. {"ctl5", 5, REG_CONTROL},
  108. {"ctl7", 7, REG_CONTROL},
  109. {"ctl8", 8, REG_CONTROL},
  110. {"ctl9", 9, REG_CONTROL},
  111. {"ctl10", 10, REG_CONTROL},
  112. {"ctl11", 11, REG_CONTROL},
  113. {"ctl12", 12, REG_CONTROL},
  114. {"ctl13", 13, REG_CONTROL},
  115. {"ctl14", 14, REG_CONTROL},
  116. {"ctl15", 15, REG_CONTROL},
  117. /* Coprocessor register names. */
  118. {"c0", 0, REG_COPROCESSOR},
  119. {"c1", 1, REG_COPROCESSOR},
  120. {"c2", 2, REG_COPROCESSOR},
  121. {"c3", 3, REG_COPROCESSOR},
  122. {"c4", 4, REG_COPROCESSOR},
  123. {"c5", 5, REG_COPROCESSOR},
  124. {"c6", 6, REG_COPROCESSOR},
  125. {"c7", 7, REG_COPROCESSOR},
  126. {"c8", 8, REG_COPROCESSOR},
  127. {"c9", 9, REG_COPROCESSOR},
  128. {"c10", 10, REG_COPROCESSOR},
  129. {"c11", 11, REG_COPROCESSOR},
  130. {"c12", 12, REG_COPROCESSOR},
  131. {"c13", 13, REG_COPROCESSOR},
  132. {"c14", 14, REG_COPROCESSOR},
  133. {"c15", 15, REG_COPROCESSOR},
  134. {"c16", 16, REG_COPROCESSOR},
  135. {"c17", 17, REG_COPROCESSOR},
  136. {"c18", 18, REG_COPROCESSOR},
  137. {"c19", 19, REG_COPROCESSOR},
  138. {"c20", 20, REG_COPROCESSOR},
  139. {"c21", 21, REG_COPROCESSOR},
  140. {"c22", 22, REG_COPROCESSOR},
  141. {"c23", 23, REG_COPROCESSOR},
  142. {"c24", 24, REG_COPROCESSOR},
  143. {"c25", 25, REG_COPROCESSOR},
  144. {"c26", 26, REG_COPROCESSOR},
  145. {"c27", 27, REG_COPROCESSOR},
  146. {"c28", 28, REG_COPROCESSOR},
  147. {"c29", 29, REG_COPROCESSOR},
  148. {"c30", 30, REG_COPROCESSOR},
  149. {"c31", 31, REG_COPROCESSOR},
  150. };
  151. #define NIOS2_NUM_REGS \
  152. ((sizeof nios2_builtin_regs) / (sizeof (nios2_builtin_regs[0])))
  153. const int nios2_num_builtin_regs = NIOS2_NUM_REGS;
  154. /* This is not const in order to allow for dynamic extensions to the
  155. built-in instruction set. */
  156. struct nios2_reg *nios2_regs = (struct nios2_reg *) nios2_builtin_regs;
  157. int nios2_num_regs = NIOS2_NUM_REGS;
  158. #undef NIOS2_NUM_REGS
  159. /* This is the opcode table used by the Nios II GNU as, disassembler
  160. and GDB. */
  161. const struct nios2_opcode nios2_r1_opcodes[] =
  162. {
  163. /* { name, args, args_test, num_args, size, format,
  164. match, mask, pinfo, overflow } */
  165. {"add", "d,s,t", "d,s,t,E", 3, 4, iw_r_type,
  166. MATCH_R1_ADD, MASK_R1_ADD, 0, no_overflow},
  167. {"addi", "t,s,i", "t,s,i,E", 3, 4, iw_i_type,
  168. MATCH_R1_ADDI, MASK_R1_ADDI, 0, signed_immed16_overflow},
  169. {"and", "d,s,t", "d,s,t,E", 3, 4, iw_r_type,
  170. MATCH_R1_AND, MASK_R1_AND, 0, no_overflow},
  171. {"andhi", "t,s,u", "t,s,u,E", 3, 4, iw_i_type,
  172. MATCH_R1_ANDHI, MASK_R1_ANDHI, 0, unsigned_immed16_overflow},
  173. {"andi", "t,s,u", "t,s,u,E", 3, 4, iw_i_type,
  174. MATCH_R1_ANDI, MASK_R1_ANDI, 0, unsigned_immed16_overflow},
  175. {"beq", "s,t,o", "s,t,o,E", 3, 4, iw_i_type,
  176. MATCH_R1_BEQ, MASK_R1_BEQ, NIOS2_INSN_CBRANCH, branch_target_overflow},
  177. {"bge", "s,t,o", "s,t,o,E", 3, 4, iw_i_type,
  178. MATCH_R1_BGE, MASK_R1_BGE, NIOS2_INSN_CBRANCH, branch_target_overflow},
  179. {"bgeu", "s,t,o", "s,t,o,E", 3, 4, iw_i_type,
  180. MATCH_R1_BGEU, MASK_R1_BGEU, NIOS2_INSN_CBRANCH, branch_target_overflow},
  181. {"bgt", "s,t,o", "s,t,o,E", 3, 4, iw_i_type,
  182. MATCH_R1_BGT, MASK_R1_BGT,
  183. NIOS2_INSN_MACRO|NIOS2_INSN_CBRANCH, branch_target_overflow},
  184. {"bgtu", "s,t,o", "s,t,o,E", 3, 4, iw_i_type,
  185. MATCH_R1_BGTU, MASK_R1_BGTU,
  186. NIOS2_INSN_MACRO|NIOS2_INSN_CBRANCH, branch_target_overflow},
  187. {"ble", "s,t,o", "s,t,o,E", 3, 4, iw_i_type,
  188. MATCH_R1_BLE, MASK_R1_BLE,
  189. NIOS2_INSN_MACRO|NIOS2_INSN_CBRANCH, branch_target_overflow},
  190. {"bleu", "s,t,o", "s,t,o,E", 3, 4, iw_i_type,
  191. MATCH_R1_BLEU, MASK_R1_BLEU,
  192. NIOS2_INSN_MACRO|NIOS2_INSN_CBRANCH, branch_target_overflow},
  193. {"blt", "s,t,o", "s,t,o,E", 3, 4, iw_i_type,
  194. MATCH_R1_BLT, MASK_R1_BLT, NIOS2_INSN_CBRANCH, branch_target_overflow},
  195. {"bltu", "s,t,o", "s,t,o,E", 3, 4, iw_i_type,
  196. MATCH_R1_BLTU, MASK_R1_BLTU, NIOS2_INSN_CBRANCH, branch_target_overflow},
  197. {"bne", "s,t,o", "s,t,o,E", 3, 4, iw_i_type,
  198. MATCH_R1_BNE, MASK_R1_BNE, NIOS2_INSN_CBRANCH, branch_target_overflow},
  199. {"br", "o", "o,E", 1, 4, iw_i_type,
  200. MATCH_R1_BR, MASK_R1_BR, NIOS2_INSN_UBRANCH, branch_target_overflow},
  201. {"break", "j", "j,E", 1, 4, iw_r_type,
  202. MATCH_R1_BREAK, MASK_R1_BREAK, NIOS2_INSN_OPTARG, no_overflow},
  203. {"bret", "", "E", 0, 4, iw_r_type,
  204. MATCH_R1_BRET, MASK_R1_BRET, 0, no_overflow},
  205. {"call", "m", "m,E", 1, 4, iw_j_type,
  206. MATCH_R1_CALL, MASK_R1_CALL, NIOS2_INSN_CALL, call_target_overflow},
  207. {"callr", "s", "s,E", 1, 4, iw_r_type,
  208. MATCH_R1_CALLR, MASK_R1_CALLR, 0, no_overflow},
  209. {"cmpeq", "d,s,t", "d,s,t,E", 3, 4, iw_r_type,
  210. MATCH_R1_CMPEQ, MASK_R1_CMPEQ, 0, no_overflow},
  211. {"cmpeqi", "t,s,i", "t,s,i,E", 3, 4, iw_i_type,
  212. MATCH_R1_CMPEQI, MASK_R1_CMPEQI, 0, signed_immed16_overflow},
  213. {"cmpge", "d,s,t", "d,s,t,E", 3, 4, iw_r_type,
  214. MATCH_R1_CMPGE, MASK_R1_CMPGE, 0, no_overflow},
  215. {"cmpgei", "t,s,i", "t,s,i,E", 3, 4, iw_i_type,
  216. MATCH_R1_CMPGEI, MASK_R1_CMPGEI, 0, signed_immed16_overflow},
  217. {"cmpgeu", "d,s,t", "d,s,t,E", 3, 4, iw_r_type,
  218. MATCH_R1_CMPGEU, MASK_R1_CMPGEU, 0, no_overflow},
  219. {"cmpgeui", "t,s,u", "t,s,u,E", 3, 4, iw_i_type,
  220. MATCH_R1_CMPGEUI, MASK_R1_CMPGEUI, 0, unsigned_immed16_overflow},
  221. {"cmpgt", "d,s,t", "d,s,t,E", 3, 4, iw_r_type,
  222. MATCH_R1_CMPGT, MASK_R1_CMPGT, NIOS2_INSN_MACRO, no_overflow},
  223. {"cmpgti", "t,s,i", "t,s,i,E", 3, 4, iw_i_type,
  224. MATCH_R1_CMPGTI, MASK_R1_CMPGTI, NIOS2_INSN_MACRO, signed_immed16_overflow},
  225. {"cmpgtu", "d,s,t", "d,s,t,E", 3, 4, iw_r_type,
  226. MATCH_R1_CMPGTU, MASK_R1_CMPGTU, NIOS2_INSN_MACRO, no_overflow},
  227. {"cmpgtui", "t,s,u", "t,s,u,E", 3, 4, iw_i_type,
  228. MATCH_R1_CMPGTUI, MASK_R1_CMPGTUI,
  229. NIOS2_INSN_MACRO, unsigned_immed16_overflow},
  230. {"cmple", "d,s,t", "d,s,t,E", 3, 4, iw_r_type,
  231. MATCH_R1_CMPLE, MASK_R1_CMPLE, NIOS2_INSN_MACRO, no_overflow},
  232. {"cmplei", "t,s,i", "t,s,i,E", 3, 4, iw_i_type,
  233. MATCH_R1_CMPLEI, MASK_R1_CMPLEI, NIOS2_INSN_MACRO, signed_immed16_overflow},
  234. {"cmpleu", "d,s,t", "d,s,t,E", 3, 4, iw_r_type,
  235. MATCH_R1_CMPLEU, MASK_R1_CMPLEU, NIOS2_INSN_MACRO, no_overflow},
  236. {"cmpleui", "t,s,u", "t,s,u,E", 3, 4, iw_i_type,
  237. MATCH_R1_CMPLEUI, MASK_R1_CMPLEUI,
  238. NIOS2_INSN_MACRO, unsigned_immed16_overflow},
  239. {"cmplt", "d,s,t", "d,s,t,E", 3, 4, iw_r_type,
  240. MATCH_R1_CMPLT, MASK_R1_CMPLT, 0, no_overflow},
  241. {"cmplti", "t,s,i", "t,s,i,E", 3, 4, iw_i_type,
  242. MATCH_R1_CMPLTI, MASK_R1_CMPLTI, 0, signed_immed16_overflow},
  243. {"cmpltu", "d,s,t", "d,s,t,E", 3, 4, iw_r_type,
  244. MATCH_R1_CMPLTU, MASK_R1_CMPLTU, 0, no_overflow},
  245. {"cmpltui", "t,s,u", "t,s,u,E", 3, 4, iw_i_type,
  246. MATCH_R1_CMPLTUI, MASK_R1_CMPLTUI, 0, unsigned_immed16_overflow},
  247. {"cmpne", "d,s,t", "d,s,t,E", 3, 4, iw_r_type,
  248. MATCH_R1_CMPNE, MASK_R1_CMPNE, 0, no_overflow},
  249. {"cmpnei", "t,s,i", "t,s,i,E", 3, 4, iw_i_type,
  250. MATCH_R1_CMPNEI, MASK_R1_CMPNEI, 0, signed_immed16_overflow},
  251. {"custom", "l,d,s,t", "l,d,s,t,E", 4, 4, iw_custom_type,
  252. MATCH_R1_CUSTOM, MASK_R1_CUSTOM, 0, custom_opcode_overflow},
  253. {"div", "d,s,t", "d,s,t,E", 3, 4, iw_r_type,
  254. MATCH_R1_DIV, MASK_R1_DIV, 0, no_overflow},
  255. {"divu", "d,s,t", "d,s,t,E", 3, 4, iw_r_type,
  256. MATCH_R1_DIVU, MASK_R1_DIVU, 0, no_overflow},
  257. {"eret", "", "E", 0, 4, iw_r_type,
  258. MATCH_R1_ERET, MASK_R1_ERET, 0, no_overflow},
  259. {"flushd", "i(s)", "i(s),E", 2, 4, iw_i_type,
  260. MATCH_R1_FLUSHD, MASK_R1_FLUSHD, 0, address_offset_overflow},
  261. {"flushda", "i(s)", "i(s),E", 2, 4, iw_i_type,
  262. MATCH_R1_FLUSHDA, MASK_R1_FLUSHDA, 0, address_offset_overflow},
  263. {"flushi", "s", "s,E", 1, 4, iw_r_type,
  264. MATCH_R1_FLUSHI, MASK_R1_FLUSHI, 0, no_overflow},
  265. {"flushp", "", "E", 0, 4, iw_r_type,
  266. MATCH_R1_FLUSHP, MASK_R1_FLUSHP, 0, no_overflow},
  267. {"initd", "i(s)", "i(s),E", 2, 4, iw_i_type,
  268. MATCH_R1_INITD, MASK_R1_INITD, 0, address_offset_overflow},
  269. {"initda", "i(s)", "i(s),E", 2, 4, iw_i_type,
  270. MATCH_R1_INITDA, MASK_R1_INITDA, 0, address_offset_overflow},
  271. {"initi", "s", "s,E", 1, 4, iw_r_type,
  272. MATCH_R1_INITI, MASK_R1_INITI, 0, no_overflow},
  273. {"jmp", "s", "s,E", 1, 4, iw_r_type,
  274. MATCH_R1_JMP, MASK_R1_JMP, 0, no_overflow},
  275. {"jmpi", "m", "m,E", 1, 4, iw_j_type,
  276. MATCH_R1_JMPI, MASK_R1_JMPI, 0, call_target_overflow},
  277. {"ldb", "t,i(s)", "t,i(s),E", 3, 4, iw_i_type,
  278. MATCH_R1_LDB, MASK_R1_LDB, 0, address_offset_overflow},
  279. {"ldbio", "t,i(s)", "t,i(s),E", 3, 4, iw_i_type,
  280. MATCH_R1_LDBIO, MASK_R1_LDBIO, 0, address_offset_overflow},
  281. {"ldbu", "t,i(s)", "t,i(s),E", 3, 4, iw_i_type,
  282. MATCH_R1_LDBU, MASK_R1_LDBU, 0, address_offset_overflow},
  283. {"ldbuio", "t,i(s)", "t,i(s),E", 3, 4, iw_i_type,
  284. MATCH_R1_LDBUIO, MASK_R1_LDBUIO, 0, address_offset_overflow},
  285. {"ldh", "t,i(s)", "t,i(s),E", 3, 4, iw_i_type,
  286. MATCH_R1_LDH, MASK_R1_LDH, 0, address_offset_overflow},
  287. {"ldhio", "t,i(s)", "t,i(s),E", 3, 4, iw_i_type,
  288. MATCH_R1_LDHIO, MASK_R1_LDHIO, 0, address_offset_overflow},
  289. {"ldhu", "t,i(s)", "t,i(s),E", 3, 4, iw_i_type,
  290. MATCH_R1_LDHU, MASK_R1_LDHU, 0, address_offset_overflow},
  291. {"ldhuio", "t,i(s)", "t,i(s),E", 3, 4, iw_i_type,
  292. MATCH_R1_LDHUIO, MASK_R1_LDHUIO, 0, address_offset_overflow},
  293. {"ldw", "t,i(s)", "t,i(s),E", 3, 4, iw_i_type,
  294. MATCH_R1_LDW, MASK_R1_LDW, 0, address_offset_overflow},
  295. {"ldwio", "t,i(s)", "t,i(s),E", 3, 4, iw_i_type,
  296. MATCH_R1_LDWIO, MASK_R1_LDWIO, 0, address_offset_overflow},
  297. {"mov", "d,s", "d,s,E", 2, 4, iw_r_type,
  298. MATCH_R1_MOV, MASK_R1_MOV, NIOS2_INSN_MACRO_MOV, no_overflow},
  299. {"movhi", "t,u", "t,u,E", 2, 4, iw_i_type,
  300. MATCH_R1_MOVHI, MASK_R1_MOVHI,
  301. NIOS2_INSN_MACRO_MOVI, unsigned_immed16_overflow},
  302. {"movi", "t,i", "t,i,E", 2, 4, iw_i_type,
  303. MATCH_R1_MOVI, MASK_R1_MOVI, NIOS2_INSN_MACRO_MOVI, signed_immed16_overflow},
  304. {"movia", "t,o", "t,o,E", 2, 4, iw_i_type,
  305. MATCH_R1_ORHI, MASK_R1_ORHI, NIOS2_INSN_MACRO_MOVIA, no_overflow},
  306. {"movui", "t,u", "t,u,E", 2, 4, iw_i_type,
  307. MATCH_R1_MOVUI, MASK_R1_MOVUI,
  308. NIOS2_INSN_MACRO_MOVI, unsigned_immed16_overflow},
  309. {"mul", "d,s,t", "d,s,t,E", 3, 4, iw_r_type,
  310. MATCH_R1_MUL, MASK_R1_MUL, 0, no_overflow},
  311. {"muli", "t,s,i", "t,s,i,E", 3, 4, iw_i_type,
  312. MATCH_R1_MULI, MASK_R1_MULI, 0, signed_immed16_overflow},
  313. {"mulxss", "d,s,t", "d,s,t,E", 3, 4, iw_r_type,
  314. MATCH_R1_MULXSS, MASK_R1_MULXSS, 0, no_overflow},
  315. {"mulxsu", "d,s,t", "d,s,t,E", 3, 4, iw_r_type,
  316. MATCH_R1_MULXSU, MASK_R1_MULXSU, 0, no_overflow},
  317. {"mulxuu", "d,s,t", "d,s,t,E", 3, 4, iw_r_type,
  318. MATCH_R1_MULXUU, MASK_R1_MULXUU, 0, no_overflow},
  319. {"nextpc", "d", "d,E", 1, 4, iw_r_type,
  320. MATCH_R1_NEXTPC, MASK_R1_NEXTPC, 0, no_overflow},
  321. {"nop", "", "E", 0, 4, iw_r_type,
  322. MATCH_R1_NOP, MASK_R1_NOP, NIOS2_INSN_MACRO_MOV, no_overflow},
  323. {"nor", "d,s,t", "d,s,t,E", 3, 4, iw_r_type,
  324. MATCH_R1_NOR, MASK_R1_NOR, 0, no_overflow},
  325. {"or", "d,s,t", "d,s,t,E", 3, 4, iw_r_type,
  326. MATCH_R1_OR, MASK_R1_OR, 0, no_overflow},
  327. {"orhi", "t,s,u", "t,s,u,E", 3, 4, iw_i_type,
  328. MATCH_R1_ORHI, MASK_R1_ORHI, 0, unsigned_immed16_overflow},
  329. {"ori", "t,s,u", "t,s,u,E", 3, 4, iw_i_type,
  330. MATCH_R1_ORI, MASK_R1_ORI, 0, unsigned_immed16_overflow},
  331. {"rdctl", "d,c", "d,c,E", 2, 4, iw_r_type,
  332. MATCH_R1_RDCTL, MASK_R1_RDCTL, 0, no_overflow},
  333. {"rdprs", "t,s,i", "t,s,i,E", 3, 4, iw_i_type,
  334. MATCH_R1_RDPRS, MASK_R1_RDPRS, 0, signed_immed16_overflow},
  335. {"ret", "", "E", 0, 4, iw_r_type,
  336. MATCH_R1_RET, MASK_R1_RET, 0, no_overflow},
  337. {"rol", "d,s,t", "d,s,t,E", 3, 4, iw_r_type,
  338. MATCH_R1_ROL, MASK_R1_ROL, 0, no_overflow},
  339. {"roli", "d,s,j", "d,s,j,E", 3, 4, iw_r_type,
  340. MATCH_R1_ROLI, MASK_R1_ROLI, 0, unsigned_immed5_overflow},
  341. {"ror", "d,s,t", "d,s,t,E", 3, 4, iw_r_type,
  342. MATCH_R1_ROR, MASK_R1_ROR, 0, no_overflow},
  343. {"sll", "d,s,t", "d,s,t,E", 3, 4, iw_r_type,
  344. MATCH_R1_SLL, MASK_R1_SLL, 0, no_overflow},
  345. {"slli", "d,s,j", "d,s,j,E", 3, 4, iw_r_type,
  346. MATCH_R1_SLLI, MASK_R1_SLLI, 0, unsigned_immed5_overflow},
  347. {"sra", "d,s,t", "d,s,t,E", 3, 4, iw_r_type,
  348. MATCH_R1_SRA, MASK_R1_SRA, 0, no_overflow},
  349. {"srai", "d,s,j", "d,s,j,E", 3, 4, iw_r_type,
  350. MATCH_R1_SRAI, MASK_R1_SRAI, 0, unsigned_immed5_overflow},
  351. {"srl", "d,s,t", "d,s,t,E", 3, 4, iw_r_type,
  352. MATCH_R1_SRL, MASK_R1_SRL, 0, no_overflow},
  353. {"srli", "d,s,j", "d,s,j,E", 3, 4, iw_r_type,
  354. MATCH_R1_SRLI, MASK_R1_SRLI, 0, unsigned_immed5_overflow},
  355. {"stb", "t,i(s)", "t,i(s),E", 3, 4, iw_i_type,
  356. MATCH_R1_STB, MASK_R1_STB, 0, address_offset_overflow},
  357. {"stbio", "t,i(s)", "t,i(s),E", 3, 4, iw_i_type,
  358. MATCH_R1_STBIO, MASK_R1_STBIO, 0, address_offset_overflow},
  359. {"sth", "t,i(s)", "t,i(s),E", 3, 4, iw_i_type,
  360. MATCH_R1_STH, MASK_R1_STH, 0, address_offset_overflow},
  361. {"sthio", "t,i(s)", "t,i(s),E", 3, 4, iw_i_type,
  362. MATCH_R1_STHIO, MASK_R1_STHIO, 0, address_offset_overflow},
  363. {"stw", "t,i(s)", "t,i(s),E", 3, 4, iw_i_type,
  364. MATCH_R1_STW, MASK_R1_STW, 0, address_offset_overflow},
  365. {"stwio", "t,i(s)", "t,i(s),E", 3, 4, iw_i_type,
  366. MATCH_R1_STWIO, MASK_R1_STWIO, 0, address_offset_overflow},
  367. {"sub", "d,s,t", "d,s,t,E", 3, 4, iw_r_type,
  368. MATCH_R1_SUB, MASK_R1_SUB, 0, no_overflow},
  369. {"subi", "t,s,i", "t,s,i,E", 3, 4, iw_i_type,
  370. MATCH_R1_SUBI, MASK_R1_SUBI, NIOS2_INSN_MACRO, signed_immed16_overflow},
  371. {"sync", "", "E", 0, 4, iw_r_type,
  372. MATCH_R1_SYNC, MASK_R1_SYNC, 0, no_overflow},
  373. {"trap", "j", "j,E", 1, 4, iw_r_type,
  374. MATCH_R1_TRAP, MASK_R1_TRAP, NIOS2_INSN_OPTARG, no_overflow},
  375. {"wrctl", "c,s", "c,s,E", 2, 4, iw_r_type,
  376. MATCH_R1_WRCTL, MASK_R1_WRCTL, 0, no_overflow},
  377. {"wrprs", "d,s", "d,s,E", 2, 4, iw_r_type,
  378. MATCH_R1_WRPRS, MASK_R1_WRPRS, 0, no_overflow},
  379. {"xor", "d,s,t", "d,s,t,E", 3, 4, iw_r_type,
  380. MATCH_R1_XOR, MASK_R1_XOR, 0, no_overflow},
  381. {"xorhi", "t,s,u", "t,s,u,E", 3, 4, iw_i_type,
  382. MATCH_R1_XORHI, MASK_R1_XORHI, 0, unsigned_immed16_overflow},
  383. {"xori", "t,s,u", "t,s,u,E", 3, 4, iw_i_type,
  384. MATCH_R1_XORI, MASK_R1_XORI, 0, unsigned_immed16_overflow}
  385. };
  386. #define NIOS2_NUM_R1_OPCODES \
  387. ((sizeof nios2_r1_opcodes) / (sizeof (nios2_r1_opcodes[0])))
  388. const int nios2_num_r1_opcodes = NIOS2_NUM_R1_OPCODES;
  389. const struct nios2_opcode nios2_r2_opcodes[] =
  390. {
  391. /* { name, args, args_test, num_args, size, format,
  392. match, mask, pinfo, overflow } */
  393. {"add", "d,s,t", "d,s,t,E", 3, 4, iw_F3X6_type,
  394. MATCH_R2_ADD, MASK_R2_ADD, 0, no_overflow},
  395. {"addi", "t,s,i", "t,s,i,E", 3, 4, iw_F2I16_type,
  396. MATCH_R2_ADDI, MASK_R2_ADDI, 0, signed_immed16_overflow},
  397. {"add.n", "D,S,T", "D,S,T,E", 3, 2, iw_T3X1_type,
  398. MATCH_R2_ADD_N, MASK_R2_ADD_N, 0, no_overflow},
  399. {"addi.n", "D,S,e", "D,S,e,E", 3, 2, iw_T2X1I3_type,
  400. MATCH_R2_ADDI_N, MASK_R2_ADDI_N, 0, enumeration_overflow},
  401. {"and", "d,s,t", "d,s,t,E", 3, 4, iw_F3X6_type,
  402. MATCH_R2_AND, MASK_R2_AND, 0, no_overflow},
  403. {"andchi", "t,s,u", "t,s,u,E", 3, 4, iw_F2I16_type,
  404. MATCH_R2_ANDCHI, MASK_R2_ANDCHI, 0, unsigned_immed16_overflow},
  405. {"andci", "t,s,u", "t,s,u,E", 3, 4, iw_F2I16_type,
  406. MATCH_R2_ANDCI, MASK_R2_ANDCI, 0, unsigned_immed16_overflow},
  407. {"andhi", "t,s,u", "t,s,u,E", 3, 4, iw_F2I16_type,
  408. MATCH_R2_ANDHI, MASK_R2_ANDHI, 0, unsigned_immed16_overflow},
  409. {"andi", "t,s,u", "t,s,u,E", 3, 4, iw_F2I16_type,
  410. MATCH_R2_ANDI, MASK_R2_ANDI, 0, unsigned_immed16_overflow},
  411. {"andi.n", "T,S,g", "T,S,g,E", 3, 2, iw_T2I4_type,
  412. MATCH_R2_ANDI_N, MASK_R2_ANDI_N, 0, enumeration_overflow},
  413. {"and.n", "D,S,T", "D,S,T,E", 3, 2, iw_T2X3_type,
  414. MATCH_R2_AND_N, MASK_R2_AND_N, 0, no_overflow},
  415. {"beq", "s,t,o", "s,t,o,E", 3, 4, iw_F2I16_type,
  416. MATCH_R2_BEQ, MASK_R2_BEQ, NIOS2_INSN_CBRANCH, branch_target_overflow},
  417. {"beqz.n", "S,P", "S,P,E", 2, 2, iw_T1I7_type,
  418. MATCH_R2_BEQZ_N, MASK_R2_BEQZ_N, NIOS2_INSN_CBRANCH, branch_target_overflow},
  419. {"bge", "s,t,o", "s,t,o,E", 3, 4, iw_F2I16_type,
  420. MATCH_R2_BGE, MASK_R2_BGE, NIOS2_INSN_CBRANCH, branch_target_overflow},
  421. {"bgeu", "s,t,o", "s,t,o,E", 3, 4, iw_F2I16_type,
  422. MATCH_R2_BGEU, MASK_R2_BGEU, NIOS2_INSN_CBRANCH, branch_target_overflow},
  423. {"bgt", "s,t,o", "s,t,o,E", 3, 4, iw_F2I16_type,
  424. MATCH_R2_BGT, MASK_R2_BGT,
  425. NIOS2_INSN_MACRO|NIOS2_INSN_CBRANCH, branch_target_overflow},
  426. {"bgtu", "s,t,o", "s,t,o,E", 3, 4, iw_F2I16_type,
  427. MATCH_R2_BGTU, MASK_R2_BGTU,
  428. NIOS2_INSN_MACRO|NIOS2_INSN_CBRANCH, branch_target_overflow},
  429. {"ble", "s,t,o", "s,t,o,E", 3, 4, iw_F2I16_type,
  430. MATCH_R2_BLE, MASK_R2_BLE,
  431. NIOS2_INSN_MACRO|NIOS2_INSN_CBRANCH, branch_target_overflow},
  432. {"bleu", "s,t,o", "s,t,o,E", 3, 4, iw_F2I16_type,
  433. MATCH_R2_BLEU, MASK_R2_BLEU,
  434. NIOS2_INSN_MACRO|NIOS2_INSN_CBRANCH, branch_target_overflow},
  435. {"blt", "s,t,o", "s,t,o,E", 3, 4, iw_F2I16_type,
  436. MATCH_R2_BLT, MASK_R2_BLT, NIOS2_INSN_CBRANCH, branch_target_overflow},
  437. {"bltu", "s,t,o", "s,t,o,E", 3, 4, iw_F2I16_type,
  438. MATCH_R2_BLTU, MASK_R2_BLTU, NIOS2_INSN_CBRANCH, branch_target_overflow},
  439. {"bne", "s,t,o", "s,t,o,E", 3, 4, iw_F2I16_type,
  440. MATCH_R2_BNE, MASK_R2_BNE, NIOS2_INSN_CBRANCH, branch_target_overflow},
  441. {"bnez.n", "S,P", "S,P,E", 2, 2, iw_T1I7_type,
  442. MATCH_R2_BNEZ_N, MASK_R2_BNEZ_N, NIOS2_INSN_CBRANCH, branch_target_overflow},
  443. {"br", "o", "o,E", 1, 4, iw_F2I16_type,
  444. MATCH_R2_BR, MASK_R2_BR, NIOS2_INSN_UBRANCH, branch_target_overflow},
  445. {"break", "j", "j,E", 1, 4, iw_F3X6L5_type,
  446. MATCH_R2_BREAK, MASK_R2_BREAK, NIOS2_INSN_OPTARG, no_overflow},
  447. {"break.n", "j", "j,E", 1, 2, iw_X2L5_type,
  448. MATCH_R2_BREAK_N, MASK_R2_BREAK_N, NIOS2_INSN_OPTARG, no_overflow},
  449. {"bret", "", "E", 0, 4, iw_F3X6_type,
  450. MATCH_R2_BRET, MASK_R2_BRET, 0, no_overflow},
  451. {"br.n", "O", "O,E", 1, 2, iw_I10_type,
  452. MATCH_R2_BR_N, MASK_R2_BR_N, NIOS2_INSN_UBRANCH, branch_target_overflow},
  453. {"call", "m", "m,E", 1, 4, iw_L26_type,
  454. MATCH_R2_CALL, MASK_R2_CALL, NIOS2_INSN_CALL, call_target_overflow},
  455. {"callr", "s", "s,E", 1, 4, iw_F3X6_type,
  456. MATCH_R2_CALLR, MASK_R2_CALLR, 0, no_overflow},
  457. {"callr.n", "s", "s,E", 1, 2, iw_F1X1_type,
  458. MATCH_R2_CALLR_N, MASK_R2_CALLR_N, 0, no_overflow},
  459. {"cmpeq", "d,s,t", "d,s,t,E", 3, 4, iw_F3X6_type,
  460. MATCH_R2_CMPEQ, MASK_R2_CMPEQ, 0, no_overflow},
  461. {"cmpeqi", "t,s,i", "t,s,i,E", 3, 4, iw_F2I16_type,
  462. MATCH_R2_CMPEQI, MASK_R2_CMPEQI, 0, signed_immed16_overflow},
  463. {"cmpge", "d,s,t", "d,s,t,E", 3, 4, iw_F3X6_type,
  464. MATCH_R2_CMPGE, MASK_R2_CMPGE, 0, no_overflow},
  465. {"cmpgei", "t,s,i", "t,s,i,E", 3, 4, iw_F2I16_type,
  466. MATCH_R2_CMPGEI, MASK_R2_CMPGEI, 0, signed_immed16_overflow},
  467. {"cmpgeu", "d,s,t", "d,s,t,E", 3, 4, iw_F3X6_type,
  468. MATCH_R2_CMPGEU, MASK_R2_CMPGEU, 0, no_overflow},
  469. {"cmpgeui", "t,s,u", "t,s,u,E", 3, 4, iw_F2I16_type,
  470. MATCH_R2_CMPGEUI, MASK_R2_CMPGEUI, 0, unsigned_immed16_overflow},
  471. {"cmpgt", "d,s,t", "d,s,t,E", 3, 4, iw_F3X6_type,
  472. MATCH_R2_CMPGT, MASK_R2_CMPGT, NIOS2_INSN_MACRO, no_overflow},
  473. {"cmpgti", "t,s,i", "t,s,i,E", 3, 4, iw_F2I16_type,
  474. MATCH_R2_CMPGTI, MASK_R2_CMPGTI, NIOS2_INSN_MACRO, signed_immed16_overflow},
  475. {"cmpgtu", "d,s,t", "d,s,t,E", 3, 4, iw_F3X6_type,
  476. MATCH_R2_CMPGTU, MASK_R2_CMPGTU, NIOS2_INSN_MACRO, no_overflow},
  477. {"cmpgtui", "t,s,u", "t,s,u,E", 3, 4, iw_F2I16_type,
  478. MATCH_R2_CMPGTUI, MASK_R2_CMPGTUI,
  479. NIOS2_INSN_MACRO, unsigned_immed16_overflow},
  480. {"cmple", "d,s,t", "d,s,t,E", 3, 4, iw_F3X6_type,
  481. MATCH_R2_CMPLE, MASK_R2_CMPLE, NIOS2_INSN_MACRO, no_overflow},
  482. {"cmplei", "t,s,i", "t,s,i,E", 3, 4, iw_F2I16_type,
  483. MATCH_R2_CMPLEI, MASK_R2_CMPLEI, NIOS2_INSN_MACRO, signed_immed16_overflow},
  484. {"cmpleu", "d,s,t", "d,s,t,E", 3, 4, iw_F3X6_type,
  485. MATCH_R2_CMPLEU, MASK_R2_CMPLEU, NIOS2_INSN_MACRO, no_overflow},
  486. {"cmpleui", "t,s,u", "t,s,u,E", 3, 4, iw_F2I16_type,
  487. MATCH_R2_CMPLEUI, MASK_R2_CMPLEUI,
  488. NIOS2_INSN_MACRO, unsigned_immed16_overflow},
  489. {"cmplt", "d,s,t", "d,s,t,E", 3, 4, iw_F3X6_type,
  490. MATCH_R2_CMPLT, MASK_R2_CMPLT, 0, no_overflow},
  491. {"cmplti", "t,s,i", "t,s,i,E", 3, 4, iw_F2I16_type,
  492. MATCH_R2_CMPLTI, MASK_R2_CMPLTI, 0, signed_immed16_overflow},
  493. {"cmpltu", "d,s,t", "d,s,t,E", 3, 4, iw_F3X6_type,
  494. MATCH_R2_CMPLTU, MASK_R2_CMPLTU, 0, no_overflow},
  495. {"cmpltui", "t,s,u", "t,s,u,E", 3, 4, iw_F2I16_type,
  496. MATCH_R2_CMPLTUI, MASK_R2_CMPLTUI, 0, unsigned_immed16_overflow},
  497. {"cmpne", "d,s,t", "d,s,t,E", 3, 4, iw_F3X6_type,
  498. MATCH_R2_CMPNE, MASK_R2_CMPNE, 0, no_overflow},
  499. {"cmpnei", "t,s,i", "t,s,i,E", 3, 4, iw_F2I16_type,
  500. MATCH_R2_CMPNEI, MASK_R2_CMPNEI, 0, signed_immed16_overflow},
  501. {"custom", "l,d,s,t", "l,d,s,t,E", 4, 4, iw_F3X8_type,
  502. MATCH_R2_CUSTOM, MASK_R2_CUSTOM, 0, custom_opcode_overflow},
  503. {"div", "d,s,t", "d,s,t,E", 3, 4, iw_F3X6_type,
  504. MATCH_R2_DIV, MASK_R2_DIV, 0, no_overflow},
  505. {"divu", "d,s,t", "d,s,t,E", 3, 4, iw_F3X6_type,
  506. MATCH_R2_DIVU, MASK_R2_DIVU, 0, no_overflow},
  507. {"eni", "j", "j,E", 1, 4, iw_F3X6L5_type,
  508. MATCH_R2_ENI, MASK_R2_ENI, NIOS2_INSN_OPTARG, no_overflow},
  509. {"eret", "", "E", 0, 4, iw_F3X6_type,
  510. MATCH_R2_ERET, MASK_R2_ERET, 0, no_overflow},
  511. {"extract", "t,s,j,k", "t,s,j,k,E", 4, 4, iw_F2X6L10_type,
  512. MATCH_R2_EXTRACT, MASK_R2_EXTRACT, 0, no_overflow},
  513. {"flushd", "I(s)", "I(s),E", 2, 4, iw_F1X4I12_type,
  514. MATCH_R2_FLUSHD, MASK_R2_FLUSHD, 0, address_offset_overflow},
  515. {"flushda", "I(s)", "I(s),E", 2, 4, iw_F1X4I12_type,
  516. MATCH_R2_FLUSHDA, MASK_R2_FLUSHDA, 0, address_offset_overflow},
  517. {"flushi", "s", "s,E", 1, 4, iw_F3X6_type,
  518. MATCH_R2_FLUSHI, MASK_R2_FLUSHI, 0, no_overflow},
  519. {"flushp", "", "E", 0, 4, iw_F3X6_type,
  520. MATCH_R2_FLUSHP, MASK_R2_FLUSHP, 0, no_overflow},
  521. {"initd", "I(s)", "I(s),E", 2, 4, iw_F1X4I12_type,
  522. MATCH_R2_INITD, MASK_R2_INITD, 0, address_offset_overflow},
  523. {"initda", "I(s)", "I(s),E", 2, 4, iw_F1X4I12_type,
  524. MATCH_R2_INITDA, MASK_R2_INITDA, 0, address_offset_overflow},
  525. {"initi", "s", "s,E", 1, 4, iw_F3X6_type,
  526. MATCH_R2_INITI, MASK_R2_INITI, 0, no_overflow},
  527. {"insert", "t,s,j,k", "t,s,j,k,E", 4, 4, iw_F2X6L10_type,
  528. MATCH_R2_INSERT, MASK_R2_INSERT, 0, no_overflow},
  529. {"jmp", "s", "s,E", 1, 4, iw_F3X6_type,
  530. MATCH_R2_JMP, MASK_R2_JMP, 0, no_overflow},
  531. {"jmpi", "m", "m,E", 1, 4, iw_L26_type,
  532. MATCH_R2_JMPI, MASK_R2_JMPI, 0, call_target_overflow},
  533. {"jmpr.n", "s", "s,E", 1, 2, iw_F1X1_type,
  534. MATCH_R2_JMPR_N, MASK_R2_JMPR_N, 0, no_overflow},
  535. {"ldb", "t,i(s)", "t,i(s),E", 3, 4, iw_F2I16_type,
  536. MATCH_R2_LDB, MASK_R2_LDB, 0, address_offset_overflow},
  537. {"ldbio", "t,I(s)", "t,I(s),E", 3, 4, iw_F2X4I12_type,
  538. MATCH_R2_LDBIO, MASK_R2_LDBIO, 0, signed_immed12_overflow},
  539. {"ldbu", "t,i(s)", "t,i(s),E", 3, 4, iw_F2I16_type,
  540. MATCH_R2_LDBU, MASK_R2_LDBU, 0, address_offset_overflow},
  541. {"ldbuio", "t,I(s)", "t,I(s),E", 3, 4, iw_F2X4I12_type,
  542. MATCH_R2_LDBUIO, MASK_R2_LDBUIO, 0, signed_immed12_overflow},
  543. {"ldbu.n", "T,Y(S)", "T,Y(S),E", 3, 2, iw_T2I4_type,
  544. MATCH_R2_LDBU_N, MASK_R2_LDBU_N, 0, address_offset_overflow},
  545. {"ldex", "d,(s)", "d,(s),E", 2, 4, iw_F3X6_type,
  546. MATCH_R2_LDEX, MASK_R2_LDEX, 0, no_overflow},
  547. {"ldh", "t,i(s)", "t,i(s),E", 3, 4, iw_F2I16_type,
  548. MATCH_R2_LDH, MASK_R2_LDH, 0, address_offset_overflow},
  549. {"ldhio", "t,I(s)", "t,I(s),E", 3, 4, iw_F2X4I12_type,
  550. MATCH_R2_LDHIO, MASK_R2_LDHIO, 0, signed_immed12_overflow},
  551. {"ldhu", "t,i(s)", "t,i(s),E", 3, 4, iw_F2I16_type,
  552. MATCH_R2_LDHU, MASK_R2_LDHU, 0, address_offset_overflow},
  553. {"ldhuio", "t,I(s)", "t,I(s),E", 3, 4, iw_F2X4I12_type,
  554. MATCH_R2_LDHUIO, MASK_R2_LDHUIO, 0, signed_immed12_overflow},
  555. {"ldhu.n", "T,X(S)", "T,X(S),E", 3, 2, iw_T2I4_type,
  556. MATCH_R2_LDHU_N, MASK_R2_LDHU_N, 0, address_offset_overflow},
  557. {"ldsex", "d,(s)", "d,(s),E", 2, 4, iw_F3X6_type,
  558. MATCH_R2_LDSEX, MASK_R2_LDSEX, 0, no_overflow},
  559. {"ldw", "t,i(s)", "t,i(s),E", 3, 4, iw_F2I16_type,
  560. MATCH_R2_LDW, MASK_R2_LDW, 0, address_offset_overflow},
  561. {"ldwio", "t,I(s)", "t,I(s),E", 3, 4, iw_F2X4I12_type,
  562. MATCH_R2_LDWIO, MASK_R2_LDWIO, 0, signed_immed12_overflow},
  563. {"ldwm", "R,B", "R,B,E", 2, 4, iw_F1X4L17_type,
  564. MATCH_R2_LDWM, MASK_R2_LDWM, 0, no_overflow},
  565. {"ldw.n", "T,W(S)", "T,W(S),E", 3, 2, iw_T2I4_type,
  566. MATCH_R2_LDW_N, MASK_R2_LDW_N, 0, address_offset_overflow},
  567. {"ldwsp.n", "t,V(s)", "t,V(s),E", 3, 2, iw_F1I5_type,
  568. MATCH_R2_LDWSP_N, MASK_R2_LDWSP_N, 0, address_offset_overflow},
  569. {"merge", "t,s,j,k", "t,s,j,k,E", 4, 4, iw_F2X6L10_type,
  570. MATCH_R2_MERGE, MASK_R2_MERGE, 0, no_overflow},
  571. {"mov", "d,s", "d,s,E", 2, 4, iw_F3X6_type,
  572. MATCH_R2_MOV, MASK_R2_MOV, NIOS2_INSN_MACRO_MOV, no_overflow},
  573. {"mov.n", "d,s", "d,s,E", 2, 2, iw_F2_type,
  574. MATCH_R2_MOV_N, MASK_R2_MOV_N, 0, no_overflow},
  575. {"movi.n", "D,h", "D,h,E", 2, 2, iw_T1I7_type,
  576. MATCH_R2_MOVI_N, MASK_R2_MOVI_N, 0, enumeration_overflow},
  577. {"movhi", "t,u", "t,u,E", 2, 4, iw_F2I16_type,
  578. MATCH_R2_MOVHI, MASK_R2_MOVHI,
  579. NIOS2_INSN_MACRO_MOVI, unsigned_immed16_overflow},
  580. {"movi", "t,i", "t,i,E", 2, 4, iw_F2I16_type,
  581. MATCH_R2_MOVI, MASK_R2_MOVI, NIOS2_INSN_MACRO_MOVI, signed_immed16_overflow},
  582. {"movia", "t,o", "t,o,E", 2, 4, iw_F2I16_type,
  583. MATCH_R2_ORHI, MASK_R2_ORHI, NIOS2_INSN_MACRO_MOVIA, no_overflow},
  584. {"movui", "t,u", "t,u,E", 2, 4, iw_F2I16_type,
  585. MATCH_R2_MOVUI, MASK_R2_MOVUI,
  586. NIOS2_INSN_MACRO_MOVI, unsigned_immed16_overflow},
  587. {"mul", "d,s,t", "d,s,t,E", 3, 4, iw_F3X6_type,
  588. MATCH_R2_MUL, MASK_R2_MUL, 0, no_overflow},
  589. {"muli", "t,s,i", "t,s,i,E", 3, 4, iw_F2I16_type,
  590. MATCH_R2_MULI, MASK_R2_MULI, 0, signed_immed16_overflow},
  591. {"mulxss", "d,s,t", "d,s,t,E", 3, 4, iw_F3X6_type,
  592. MATCH_R2_MULXSS, MASK_R2_MULXSS, 0, no_overflow},
  593. {"mulxsu", "d,s,t", "d,s,t,E", 3, 4, iw_F3X6_type,
  594. MATCH_R2_MULXSU, MASK_R2_MULXSU, 0, no_overflow},
  595. {"mulxuu", "d,s,t", "d,s,t,E", 3, 4, iw_F3X6_type,
  596. MATCH_R2_MULXUU, MASK_R2_MULXUU, 0, no_overflow},
  597. /* The encoding of the neg.n operands is backwards, not
  598. the interpretation -- the first operand is still the
  599. destination and the second the source. */
  600. {"neg.n", "S,D", "S,D,E", 2, 2, iw_T2X3_type,
  601. MATCH_R2_NEG_N, MASK_R2_NEG_N, 0, no_overflow},
  602. {"nextpc", "d", "d,E", 1, 4, iw_F3X6_type,
  603. MATCH_R2_NEXTPC, MASK_R2_NEXTPC, 0, no_overflow},
  604. {"nop", "", "E", 0, 4, iw_F3X6_type,
  605. MATCH_R2_NOP, MASK_R2_NOP, NIOS2_INSN_MACRO_MOV, no_overflow},
  606. {"nop.n", "", "E", 0, 2, iw_F2_type,
  607. MATCH_R2_NOP_N, MASK_R2_NOP_N, NIOS2_INSN_MACRO_MOV, no_overflow},
  608. {"nor", "d,s,t", "d,s,t,E", 3, 4, iw_F3X6_type,
  609. MATCH_R2_NOR, MASK_R2_NOR, 0, no_overflow},
  610. {"not.n", "D,S", "D,S,E", 2, 2, iw_T2X3_type,
  611. MATCH_R2_NOT_N, MASK_R2_NOT_N, 0, no_overflow},
  612. {"or", "d,s,t", "d,s,t,E", 3, 4, iw_F3X6_type,
  613. MATCH_R2_OR, MASK_R2_OR, 0, no_overflow},
  614. {"orhi", "t,s,u", "t,s,u,E", 3, 4, iw_F2I16_type,
  615. MATCH_R2_ORHI, MASK_R2_ORHI, 0, unsigned_immed16_overflow},
  616. {"ori", "t,s,u", "t,s,u,E", 3, 4, iw_F2I16_type,
  617. MATCH_R2_ORI, MASK_R2_ORI, 0, unsigned_immed16_overflow},
  618. {"or.n", "D,S,T", "D,S,T,E", 3, 2, iw_T2X3_type,
  619. MATCH_R2_OR_N, MASK_R2_OR_N, 0, no_overflow},
  620. {"pop.n", "R,W", "R,W,E", 2, 2, iw_L5I4X1_type,
  621. MATCH_R2_POP_N, MASK_R2_POP_N, NIOS2_INSN_OPTARG, no_overflow},
  622. {"push.n", "R,W", "R,W,E", 2, 2, iw_L5I4X1_type,
  623. MATCH_R2_PUSH_N, MASK_R2_PUSH_N, NIOS2_INSN_OPTARG, no_overflow},
  624. {"rdctl", "d,c", "d,c,E", 2, 4, iw_F3X6L5_type,
  625. MATCH_R2_RDCTL, MASK_R2_RDCTL, 0, no_overflow},
  626. {"rdprs", "t,s,I", "t,s,I,E", 3, 4, iw_F2X4I12_type,
  627. MATCH_R2_RDPRS, MASK_R2_RDPRS, 0, signed_immed12_overflow},
  628. {"ret", "", "E", 0, 4, iw_F3X6_type,
  629. MATCH_R2_RET, MASK_R2_RET, 0, no_overflow},
  630. {"ret.n", "", "E", 0, 2, iw_X2L5_type,
  631. MATCH_R2_RET_N, MASK_R2_RET_N, 0, no_overflow},
  632. {"rol", "d,s,t", "d,s,t,E", 3, 4, iw_F3X6_type,
  633. MATCH_R2_ROL, MASK_R2_ROL, 0, no_overflow},
  634. {"roli", "d,s,j", "d,s,j,E", 3, 4, iw_F3X6L5_type,
  635. MATCH_R2_ROLI, MASK_R2_ROLI, 0, unsigned_immed5_overflow},
  636. {"ror", "d,s,t", "d,s,t,E", 3, 4, iw_F3X6_type,
  637. MATCH_R2_ROR, MASK_R2_ROR, 0, no_overflow},
  638. {"sll", "d,s,t", "d,s,t,E", 3, 4, iw_F3X6_type,
  639. MATCH_R2_SLL, MASK_R2_SLL, 0, no_overflow},
  640. {"slli", "d,s,j", "d,s,j,E", 3, 4, iw_F3X6L5_type,
  641. MATCH_R2_SLLI, MASK_R2_SLLI, 0, unsigned_immed5_overflow},
  642. {"sll.n", "D,S,T", "D,S,T,E", 3, 2, iw_T2X3_type,
  643. MATCH_R2_SLL_N, MASK_R2_SLL_N, 0, no_overflow},
  644. {"slli.n", "D,S,f", "D,S,f,E", 3, 2, iw_T2X1L3_type,
  645. MATCH_R2_SLLI_N, MASK_R2_SLLI_N, 0, enumeration_overflow},
  646. {"spaddi.n", "D,U", "D,U,E", 2, 2, iw_T1I7_type,
  647. MATCH_R2_SPADDI_N, MASK_R2_SPADDI_N, 0, address_offset_overflow},
  648. {"spdeci.n", "U", "U,E", 1, 2, iw_X1I7_type,
  649. MATCH_R2_SPDECI_N, MASK_R2_SPDECI_N, 0, address_offset_overflow},
  650. {"spinci.n", "U", "U,E", 1, 2, iw_X1I7_type,
  651. MATCH_R2_SPINCI_N, MASK_R2_SPINCI_N, 0, address_offset_overflow},
  652. {"sra", "d,s,t", "d,s,t,E", 3, 4, iw_F3X6_type,
  653. MATCH_R2_SRA, MASK_R2_SRA, 0, no_overflow},
  654. {"srai", "d,s,j", "d,s,j,E", 3, 4, iw_F3X6L5_type,
  655. MATCH_R2_SRAI, MASK_R2_SRAI, 0, unsigned_immed5_overflow},
  656. {"srl", "d,s,t", "d,s,t,E", 3, 4, iw_F3X6_type,
  657. MATCH_R2_SRL, MASK_R2_SRL, 0, no_overflow},
  658. {"srli", "d,s,j", "d,s,j,E", 3, 4, iw_F3X6L5_type,
  659. MATCH_R2_SRLI, MASK_R2_SRLI, 0, unsigned_immed5_overflow},
  660. {"srl.n", "D,S,T", "D,S,T,E", 3, 2, iw_T2X3_type,
  661. MATCH_R2_SRL_N, MASK_R2_SRL_N, 0, no_overflow},
  662. {"srli.n", "D,S,f", "D,S,f,E", 3, 2, iw_T2X1L3_type,
  663. MATCH_R2_SRLI_N, MASK_R2_SRLI_N, 0, enumeration_overflow},
  664. {"stb", "t,i(s)", "t,i(s),E", 3, 4, iw_F2I16_type,
  665. MATCH_R2_STB, MASK_R2_STB, 0, address_offset_overflow},
  666. {"stbio", "t,I(s)", "t,I(s),E", 3, 4, iw_F2X4I12_type,
  667. MATCH_R2_STBIO, MASK_R2_STBIO, 0, signed_immed12_overflow},
  668. {"stb.n", "T,Y(S)", "T,Y(S),E", 3, 2, iw_T2I4_type,
  669. MATCH_R2_STB_N, MASK_R2_STB_N, 0, address_offset_overflow},
  670. {"stbz.n", "t,M(S)", "t,M(S),E", 3, 2, iw_T1X1I6_type,
  671. MATCH_R2_STBZ_N, MASK_R2_STBZ_N, 0, address_offset_overflow},
  672. {"stex", "d,t,(s)", "d,t,(s),E", 3, 4, iw_F3X6_type,
  673. MATCH_R2_STEX, MASK_R2_STEX, 0, no_overflow},
  674. {"sth", "t,i(s)", "t,i(s),E", 3, 4, iw_F2I16_type,
  675. MATCH_R2_STH, MASK_R2_STH, 0, address_offset_overflow},
  676. {"sthio", "t,I(s)", "t,I(s),E", 3, 4, iw_F2X4I12_type,
  677. MATCH_R2_STHIO, MASK_R2_STHIO, 0, signed_immed12_overflow},
  678. {"sth.n", "T,X(S)", "T,X(S),E", 3, 2, iw_T2I4_type,
  679. MATCH_R2_STH_N, MASK_R2_STH_N, 0, address_offset_overflow},
  680. {"stsex", "d,t,(s)", "d,t,(s),E", 3, 4, iw_F3X6_type,
  681. MATCH_R2_STSEX, MASK_R2_STSEX, 0, no_overflow},
  682. {"stw", "t,i(s)", "t,i(s),E", 3, 4, iw_F2I16_type,
  683. MATCH_R2_STW, MASK_R2_STW, 0, address_offset_overflow},
  684. {"stwio", "t,I(s)", "t,I(s),E", 3, 4, iw_F2X4I12_type,
  685. MATCH_R2_STWIO, MASK_R2_STWIO, 0, signed_immed12_overflow},
  686. {"stwm", "R,B", "R,B,E", 2, 4, iw_F1X4L17_type,
  687. MATCH_R2_STWM, MASK_R2_STWM, 0, no_overflow},
  688. {"stwsp.n", "t,V(s)", "t,V(s),E", 3, 2, iw_F1I5_type,
  689. MATCH_R2_STWSP_N, MASK_R2_STWSP_N, 0, address_offset_overflow},
  690. {"stw.n", "T,W(S)", "T,W(S),E", 3, 2, iw_T2I4_type,
  691. MATCH_R2_STW_N, MASK_R2_STW_N, 0, address_offset_overflow},
  692. {"stwz.n", "t,N(S)", "t,N(S),E", 3, 2, iw_T1X1I6_type,
  693. MATCH_R2_STWZ_N, MASK_R2_STWZ_N, 0, address_offset_overflow},
  694. {"sub", "d,s,t", "d,s,t,E", 3, 4, iw_F3X6_type,
  695. MATCH_R2_SUB, MASK_R2_SUB, 0, no_overflow},
  696. {"subi", "t,s,i", "t,s,i,E", 3, 4, iw_F2I16_type,
  697. MATCH_R2_SUBI, MASK_R2_SUBI, NIOS2_INSN_MACRO, signed_immed16_overflow},
  698. {"sub.n", "D,S,T", "D,S,T,E", 3, 2, iw_T3X1_type,
  699. MATCH_R2_SUB_N, MASK_R2_SUB_N, 0, no_overflow},
  700. {"subi.n", "D,S,e", "D,S,e,E", 3, 2, iw_T2X1I3_type,
  701. MATCH_R2_SUBI_N, MASK_R2_SUBI_N, 0, enumeration_overflow},
  702. {"sync", "", "E", 0, 4, iw_F3X6_type,
  703. MATCH_R2_SYNC, MASK_R2_SYNC, 0, no_overflow},
  704. {"trap", "j", "j,E", 1, 4, iw_F3X6L5_type,
  705. MATCH_R2_TRAP, MASK_R2_TRAP, NIOS2_INSN_OPTARG, no_overflow},
  706. {"trap.n", "j", "j,E", 1, 2, iw_X2L5_type,
  707. MATCH_R2_TRAP_N, MASK_R2_TRAP_N, NIOS2_INSN_OPTARG, no_overflow},
  708. {"wrctl", "c,s", "c,s,E", 2, 4, iw_F3X6L5_type,
  709. MATCH_R2_WRCTL, MASK_R2_WRCTL, 0, no_overflow},
  710. {"wrpie", "d,s", "d,s,E", 2, 4, iw_F3X6L5_type,
  711. MATCH_R2_WRPIE, MASK_R2_WRPIE, 0, no_overflow},
  712. {"wrprs", "d,s", "d,s,E", 2, 4, iw_F3X6_type,
  713. MATCH_R2_WRPRS, MASK_R2_WRPRS, 0, no_overflow},
  714. {"xor", "d,s,t", "d,s,t,E", 3, 4, iw_F3X6_type,
  715. MATCH_R2_XOR, MASK_R2_XOR, 0, no_overflow},
  716. {"xorhi", "t,s,u", "t,s,u,E", 3, 4, iw_F2I16_type,
  717. MATCH_R2_XORHI, MASK_R2_XORHI, 0, unsigned_immed16_overflow},
  718. {"xori", "t,s,u", "t,s,u,E", 3, 4, iw_F2I16_type,
  719. MATCH_R2_XORI, MASK_R2_XORI, 0, unsigned_immed16_overflow},
  720. {"xor.n", "D,S,T", "D,S,T,E", 3, 2, iw_T2X3_type,
  721. MATCH_R2_XOR_N, MASK_R2_XOR_N, 0, no_overflow},
  722. };
  723. #define NIOS2_NUM_R2_OPCODES \
  724. ((sizeof nios2_r2_opcodes) / (sizeof (nios2_r2_opcodes[0])))
  725. const int nios2_num_r2_opcodes = NIOS2_NUM_R2_OPCODES;
  726. /* Default to using the R1 instruction tables. */
  727. struct nios2_opcode *nios2_opcodes = (struct nios2_opcode *) nios2_r1_opcodes;
  728. int nios2_num_opcodes = NIOS2_NUM_R1_OPCODES;
  729. #undef NIOS2_NUM_R1_OPCODES
  730. #undef NIOS2_NUM_R2_OPCODES
  731. /* Decodings for R2 asi.n (addi.n/subi.n) immediate values. */
  732. unsigned int nios2_r2_asi_n_mappings[] =
  733. {1, 2, 4, 8, 16, 32, 64, 128};
  734. const int nios2_num_r2_asi_n_mappings = 8;
  735. /* Decodings for R2 shi.n (slli.n/srli.n) immediate values. */
  736. unsigned int nios2_r2_shi_n_mappings[] =
  737. {1, 2, 3, 8, 12, 16, 24, 31};
  738. const int nios2_num_r2_shi_n_mappings = 8;
  739. /* Decodings for R2 andi.n immediate values. */
  740. unsigned int nios2_r2_andi_n_mappings[] =
  741. {1, 2, 3, 4, 8, 0xf, 0x10, 0x1f,
  742. 0x20, 0x3f, 0x7f, 0x80, 0xff, 0x7ff, 0xff00, 0xffff};
  743. const int nios2_num_r2_andi_n_mappings = 16;
  744. /* Decodings for R2 3-bit register fields. */
  745. int nios2_r2_reg3_mappings[] =
  746. {16, 17, 2, 3, 4, 5, 6, 7};
  747. const int nios2_num_r2_reg3_mappings = 8;
  748. /* Decodings for R2 push.n/pop.n REG_RANGE value list. */
  749. unsigned long nios2_r2_reg_range_mappings[] = {
  750. 0x00010000,
  751. 0x00030000,
  752. 0x00070000,
  753. 0x000f0000,
  754. 0x001f0000,
  755. 0x003f0000,
  756. 0x007f0000,
  757. 0x00ff0000
  758. };
  759. const int nios2_num_r2_reg_range_mappings = 8;