alpha-opc.c 66 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497
  1. /* alpha-opc.c -- Alpha AXP opcode list
  2. Copyright (C) 1996-2022 Free Software Foundation, Inc.
  3. Contributed by Richard Henderson <rth@cygnus.com>,
  4. patterned after the PPC opcode handling written by Ian Lance Taylor.
  5. This file is part of libopcodes.
  6. This library is free software; you can redistribute it and/or modify
  7. it under the terms of the GNU General Public License as published by
  8. the Free Software Foundation; either version 3, or (at your option)
  9. any later version.
  10. It is distributed in the hope that it will be useful, but WITHOUT
  11. ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  12. or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
  13. License for more details.
  14. You should have received a copy of the GNU General Public License
  15. along with this file; see the file COPYING. If not, write to the
  16. Free Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
  17. 02110-1301, USA. */
  18. #include "sysdep.h"
  19. #include <stdio.h>
  20. #include "opcode/alpha.h"
  21. #include "bfd.h"
  22. #include "opintl.h"
  23. /* This file holds the Alpha AXP opcode table. The opcode table includes
  24. almost all of the extended instruction mnemonics. This permits the
  25. disassembler to use them, and simplifies the assembler logic, at the
  26. cost of increasing the table size. The table is strictly constant
  27. data, so the compiler should be able to put it in the text segment.
  28. This file also holds the operand table. All knowledge about inserting
  29. and extracting operands from instructions is kept in this file.
  30. The information for the base instruction set was compiled from the
  31. _Alpha Architecture Handbook_, Digital Order Number EC-QD2KB-TE,
  32. version 2.
  33. The information for the post-ev5 architecture extensions BWX, CIX and
  34. MAX came from version 3 of this same document, which is also available
  35. on-line at http://ftp.digital.com/pub/Digital/info/semiconductor
  36. /literature/alphahb2.pdf
  37. The information for the EV4 PALcode instructions was compiled from
  38. _DECchip 21064 and DECchip 21064A Alpha AXP Microprocessors Hardware
  39. Reference Manual_, Digital Order Number EC-Q9ZUA-TE, preliminary
  40. revision dated June 1994.
  41. The information for the EV5 PALcode instructions was compiled from
  42. _Alpha 21164 Microprocessor Hardware Reference Manual_, Digital
  43. Order Number EC-QAEQB-TE, preliminary revision dated April 1995. */
  44. /* The RB field when it is the same as the RA field in the same insn.
  45. This operand is marked fake. The insertion function just copies
  46. the RA field into the RB field, and the extraction function just
  47. checks that the fields are the same. */
  48. static unsigned
  49. insert_rba (unsigned insn,
  50. int value ATTRIBUTE_UNUSED,
  51. const char **errmsg ATTRIBUTE_UNUSED)
  52. {
  53. return insn | (((insn >> 21) & 0x1f) << 16);
  54. }
  55. static int
  56. extract_rba (unsigned insn, int *invalid)
  57. {
  58. if (invalid != (int *) NULL
  59. && ((insn >> 21) & 0x1f) != ((insn >> 16) & 0x1f))
  60. *invalid = 1;
  61. return 0;
  62. }
  63. /* The same for the RC field. */
  64. static unsigned
  65. insert_rca (unsigned insn,
  66. int value ATTRIBUTE_UNUSED,
  67. const char **errmsg ATTRIBUTE_UNUSED)
  68. {
  69. return insn | ((insn >> 21) & 0x1f);
  70. }
  71. static int
  72. extract_rca (unsigned insn, int *invalid)
  73. {
  74. if (invalid != (int *) NULL
  75. && ((insn >> 21) & 0x1f) != (insn & 0x1f))
  76. *invalid = 1;
  77. return 0;
  78. }
  79. /* Fake arguments in which the registers must be set to ZERO. */
  80. static unsigned
  81. insert_za (unsigned insn,
  82. int value ATTRIBUTE_UNUSED,
  83. const char **errmsg ATTRIBUTE_UNUSED)
  84. {
  85. return insn | (31 << 21);
  86. }
  87. static int
  88. extract_za (unsigned insn, int *invalid)
  89. {
  90. if (invalid != (int *) NULL && ((insn >> 21) & 0x1f) != 31)
  91. *invalid = 1;
  92. return 0;
  93. }
  94. static unsigned
  95. insert_zb (unsigned insn,
  96. int value ATTRIBUTE_UNUSED,
  97. const char **errmsg ATTRIBUTE_UNUSED)
  98. {
  99. return insn | (31 << 16);
  100. }
  101. static int
  102. extract_zb (unsigned insn, int *invalid)
  103. {
  104. if (invalid != (int *) NULL && ((insn >> 16) & 0x1f) != 31)
  105. *invalid = 1;
  106. return 0;
  107. }
  108. static unsigned
  109. insert_zc (unsigned insn,
  110. int value ATTRIBUTE_UNUSED,
  111. const char **errmsg ATTRIBUTE_UNUSED)
  112. {
  113. return insn | 31;
  114. }
  115. static int
  116. extract_zc (unsigned insn, int *invalid)
  117. {
  118. if (invalid != (int *) NULL && (insn & 0x1f) != 31)
  119. *invalid = 1;
  120. return 0;
  121. }
  122. /* The displacement field of a Branch format insn. */
  123. static unsigned
  124. insert_bdisp (unsigned insn, int value, const char **errmsg)
  125. {
  126. if (errmsg != (const char **)NULL && (value & 3))
  127. *errmsg = _("branch operand unaligned");
  128. return insn | ((value / 4) & 0x1FFFFF);
  129. }
  130. static int
  131. extract_bdisp (unsigned insn, int *invalid ATTRIBUTE_UNUSED)
  132. {
  133. return 4 * (((insn & 0x1FFFFF) ^ 0x100000) - 0x100000);
  134. }
  135. /* The hint field of a JMP/JSR insn. */
  136. static unsigned
  137. insert_jhint (unsigned insn, int value, const char **errmsg)
  138. {
  139. if (errmsg != (const char **)NULL && (value & 3))
  140. *errmsg = _("jump hint unaligned");
  141. return insn | ((value / 4) & 0x3FFF);
  142. }
  143. static int
  144. extract_jhint (unsigned insn, int *invalid ATTRIBUTE_UNUSED)
  145. {
  146. return 4 * (((insn & 0x3FFF) ^ 0x2000) - 0x2000);
  147. }
  148. /* The hint field of an EV6 HW_JMP/JSR insn. */
  149. static unsigned
  150. insert_ev6hwjhint (unsigned insn, int value, const char **errmsg)
  151. {
  152. if (errmsg != (const char **)NULL && (value & 3))
  153. *errmsg = _("jump hint unaligned");
  154. return insn | ((value / 4) & 0x1FFF);
  155. }
  156. static int
  157. extract_ev6hwjhint (unsigned insn, int *invalid ATTRIBUTE_UNUSED)
  158. {
  159. return 4 * (((insn & 0x1FFF) ^ 0x1000) - 0x1000);
  160. }
  161. /* The operands table. */
  162. const struct alpha_operand alpha_operands[] =
  163. {
  164. /* The fields are bits, shift, insert, extract, flags */
  165. /* The zero index is used to indicate end-of-list */
  166. #define UNUSED 0
  167. { 0, 0, 0, 0, 0, 0 },
  168. /* The plain integer register fields. */
  169. #define RA (UNUSED + 1)
  170. { 5, 21, 0, AXP_OPERAND_IR, 0, 0 },
  171. #define RB (RA + 1)
  172. { 5, 16, 0, AXP_OPERAND_IR, 0, 0 },
  173. #define RC (RB + 1)
  174. { 5, 0, 0, AXP_OPERAND_IR, 0, 0 },
  175. /* The plain fp register fields. */
  176. #define FA (RC + 1)
  177. { 5, 21, 0, AXP_OPERAND_FPR, 0, 0 },
  178. #define FB (FA + 1)
  179. { 5, 16, 0, AXP_OPERAND_FPR, 0, 0 },
  180. #define FC (FB + 1)
  181. { 5, 0, 0, AXP_OPERAND_FPR, 0, 0 },
  182. /* The integer registers when they are ZERO. */
  183. #define ZA (FC + 1)
  184. { 5, 21, 0, AXP_OPERAND_FAKE, insert_za, extract_za },
  185. #define ZB (ZA + 1)
  186. { 5, 16, 0, AXP_OPERAND_FAKE, insert_zb, extract_zb },
  187. #define ZC (ZB + 1)
  188. { 5, 0, 0, AXP_OPERAND_FAKE, insert_zc, extract_zc },
  189. /* The RB field when it needs parentheses. */
  190. #define PRB (ZC + 1)
  191. { 5, 16, 0, AXP_OPERAND_IR|AXP_OPERAND_PARENS, 0, 0 },
  192. /* The RB field when it needs parentheses _and_ a preceding comma. */
  193. #define CPRB (PRB + 1)
  194. { 5, 16, 0,
  195. AXP_OPERAND_IR|AXP_OPERAND_PARENS|AXP_OPERAND_COMMA, 0, 0 },
  196. /* The RB field when it must be the same as the RA field. */
  197. #define RBA (CPRB + 1)
  198. { 5, 16, 0, AXP_OPERAND_FAKE, insert_rba, extract_rba },
  199. /* The RC field when it must be the same as the RB field. */
  200. #define RCA (RBA + 1)
  201. { 5, 0, 0, AXP_OPERAND_FAKE, insert_rca, extract_rca },
  202. /* The RC field when it can *default* to RA. */
  203. #define DRC1 (RCA + 1)
  204. { 5, 0, 0,
  205. AXP_OPERAND_IR|AXP_OPERAND_DEFAULT_FIRST, 0, 0 },
  206. /* The RC field when it can *default* to RB. */
  207. #define DRC2 (DRC1 + 1)
  208. { 5, 0, 0,
  209. AXP_OPERAND_IR|AXP_OPERAND_DEFAULT_SECOND, 0, 0 },
  210. /* The FC field when it can *default* to RA. */
  211. #define DFC1 (DRC2 + 1)
  212. { 5, 0, 0,
  213. AXP_OPERAND_FPR|AXP_OPERAND_DEFAULT_FIRST, 0, 0 },
  214. /* The FC field when it can *default* to RB. */
  215. #define DFC2 (DFC1 + 1)
  216. { 5, 0, 0,
  217. AXP_OPERAND_FPR|AXP_OPERAND_DEFAULT_SECOND, 0, 0 },
  218. /* The unsigned 8-bit literal of Operate format insns. */
  219. #define LIT (DFC2 + 1)
  220. { 8, 13, -LIT, AXP_OPERAND_UNSIGNED, 0, 0 },
  221. /* The signed 16-bit displacement of Memory format insns. From here
  222. we can't tell what relocation should be used, so don't use a default. */
  223. #define MDISP (LIT + 1)
  224. { 16, 0, -MDISP, AXP_OPERAND_SIGNED, 0, 0 },
  225. /* The signed "23-bit" aligned displacement of Branch format insns. */
  226. #define BDISP (MDISP + 1)
  227. { 21, 0, BFD_RELOC_23_PCREL_S2,
  228. AXP_OPERAND_RELATIVE, insert_bdisp, extract_bdisp },
  229. /* The 26-bit PALcode function */
  230. #define PALFN (BDISP + 1)
  231. { 26, 0, -PALFN, AXP_OPERAND_UNSIGNED, 0, 0 },
  232. /* The optional signed "16-bit" aligned displacement of the JMP/JSR hint. */
  233. #define JMPHINT (PALFN + 1)
  234. { 14, 0, BFD_RELOC_ALPHA_HINT,
  235. AXP_OPERAND_RELATIVE|AXP_OPERAND_DEFAULT_ZERO|AXP_OPERAND_NOOVERFLOW,
  236. insert_jhint, extract_jhint },
  237. /* The optional hint to RET/JSR_COROUTINE. */
  238. #define RETHINT (JMPHINT + 1)
  239. { 14, 0, -RETHINT,
  240. AXP_OPERAND_UNSIGNED|AXP_OPERAND_DEFAULT_ZERO, 0, 0 },
  241. /* The 12-bit displacement for the ev[46] hw_{ld,st} (pal1b/pal1f) insns. */
  242. #define EV4HWDISP (RETHINT + 1)
  243. #define EV6HWDISP (EV4HWDISP)
  244. { 12, 0, -EV4HWDISP, AXP_OPERAND_SIGNED, 0, 0 },
  245. /* The 5-bit index for the ev4 hw_m[ft]pr (pal19/pal1d) insns. */
  246. #define EV4HWINDEX (EV4HWDISP + 1)
  247. { 5, 0, -EV4HWINDEX, AXP_OPERAND_UNSIGNED, 0, 0 },
  248. /* The 8-bit index for the oddly unqualified hw_m[tf]pr insns
  249. that occur in DEC PALcode. */
  250. #define EV4EXTHWINDEX (EV4HWINDEX + 1)
  251. { 8, 0, -EV4EXTHWINDEX, AXP_OPERAND_UNSIGNED, 0, 0 },
  252. /* The 10-bit displacement for the ev5 hw_{ld,st} (pal1b/pal1f) insns. */
  253. #define EV5HWDISP (EV4EXTHWINDEX + 1)
  254. { 10, 0, -EV5HWDISP, AXP_OPERAND_SIGNED, 0, 0 },
  255. /* The 16-bit index for the ev5 hw_m[ft]pr (pal19/pal1d) insns. */
  256. #define EV5HWINDEX (EV5HWDISP + 1)
  257. { 16, 0, -EV5HWINDEX, AXP_OPERAND_UNSIGNED, 0, 0 },
  258. /* The 16-bit combined index/scoreboard mask for the ev6
  259. hw_m[ft]pr (pal19/pal1d) insns. */
  260. #define EV6HWINDEX (EV5HWINDEX + 1)
  261. { 16, 0, -EV6HWINDEX, AXP_OPERAND_UNSIGNED, 0, 0 },
  262. /* The 13-bit branch hint for the ev6 hw_jmp/jsr (pal1e) insn. */
  263. #define EV6HWJMPHINT (EV6HWINDEX+ 1)
  264. { 8, 0, -EV6HWJMPHINT,
  265. AXP_OPERAND_RELATIVE|AXP_OPERAND_DEFAULT_ZERO|AXP_OPERAND_NOOVERFLOW,
  266. insert_ev6hwjhint, extract_ev6hwjhint }
  267. };
  268. const unsigned alpha_num_operands = sizeof(alpha_operands)/sizeof(*alpha_operands);
  269. /* Macros used to form opcodes. */
  270. /* The main opcode. */
  271. #define OP(x) (((x) & 0x3Fu) << 26)
  272. #define OP_MASK 0xFC000000
  273. /* Branch format instructions. */
  274. #define BRA_(oo) OP(oo)
  275. #define BRA_MASK OP_MASK
  276. #define BRA(oo) BRA_(oo), BRA_MASK
  277. /* Floating point format instructions. */
  278. #define FP_(oo,fff) (OP(oo) | (((fff) & 0x7FF) << 5))
  279. #define FP_MASK (OP_MASK | 0xFFE0)
  280. #define FP(oo,fff) FP_(oo,fff), FP_MASK
  281. /* Memory format instructions. */
  282. #define MEM_(oo) OP(oo)
  283. #define MEM_MASK OP_MASK
  284. #define MEM(oo) MEM_(oo), MEM_MASK
  285. /* Memory/Func Code format instructions. */
  286. #define MFC_(oo,ffff) (OP(oo) | ((ffff) & 0xFFFF))
  287. #define MFC_MASK (OP_MASK | 0xFFFF)
  288. #define MFC(oo,ffff) MFC_(oo,ffff), MFC_MASK
  289. /* Memory/Branch format instructions. */
  290. #define MBR_(oo,h) (OP(oo) | (((h) & 3) << 14))
  291. #define MBR_MASK (OP_MASK | 0xC000)
  292. #define MBR(oo,h) MBR_(oo,h), MBR_MASK
  293. /* Operate format instructions. The OPRL variant specifies a
  294. literal second argument. */
  295. #define OPR_(oo,ff) (OP(oo) | (((ff) & 0x7F) << 5))
  296. #define OPRL_(oo,ff) (OPR_((oo),(ff)) | 0x1000)
  297. #define OPR_MASK (OP_MASK | 0x1FE0)
  298. #define OPR(oo,ff) OPR_(oo,ff), OPR_MASK
  299. #define OPRL(oo,ff) OPRL_(oo,ff), OPR_MASK
  300. /* Generic PALcode format instructions. */
  301. #define PCD_(oo) OP(oo)
  302. #define PCD_MASK OP_MASK
  303. #define PCD(oo) PCD_(oo), PCD_MASK
  304. /* Specific PALcode instructions. */
  305. #define SPCD_(oo,ffff) (OP(oo) | ((ffff) & 0x3FFFFFF))
  306. #define SPCD_MASK 0xFFFFFFFF
  307. #define SPCD(oo,ffff) SPCD_(oo,ffff), SPCD_MASK
  308. /* Hardware memory (hw_{ld,st}) instructions. */
  309. #define EV4HWMEM_(oo,f) (OP(oo) | (((f) & 0xF) << 12))
  310. #define EV4HWMEM_MASK (OP_MASK | 0xF000)
  311. #define EV4HWMEM(oo,f) EV4HWMEM_(oo,f), EV4HWMEM_MASK
  312. #define EV5HWMEM_(oo,f) (OP(oo) | (((f) & 0x3F) << 10))
  313. #define EV5HWMEM_MASK (OP_MASK | 0xF800)
  314. #define EV5HWMEM(oo,f) EV5HWMEM_(oo,f), EV5HWMEM_MASK
  315. #define EV6HWMEM_(oo,f) (OP(oo) | (((f) & 0xF) << 12))
  316. #define EV6HWMEM_MASK (OP_MASK | 0xF000)
  317. #define EV6HWMEM(oo,f) EV6HWMEM_(oo,f), EV6HWMEM_MASK
  318. #define EV6HWMBR_(oo,h) (OP(oo) | (((h) & 7) << 13))
  319. #define EV6HWMBR_MASK (OP_MASK | 0xE000)
  320. #define EV6HWMBR(oo,h) EV6HWMBR_(oo,h), EV6HWMBR_MASK
  321. /* Abbreviations for instruction subsets. */
  322. #define BASE AXP_OPCODE_BASE
  323. #define EV4 AXP_OPCODE_EV4
  324. #define EV5 AXP_OPCODE_EV5
  325. #define EV6 AXP_OPCODE_EV6
  326. #define BWX AXP_OPCODE_BWX
  327. #define CIX AXP_OPCODE_CIX
  328. #define MAX AXP_OPCODE_MAX
  329. /* Common combinations of arguments. */
  330. #define ARG_NONE { 0 }
  331. #define ARG_BRA { RA, BDISP }
  332. #define ARG_FBRA { FA, BDISP }
  333. #define ARG_FP { FA, FB, DFC1 }
  334. #define ARG_FPZ1 { ZA, FB, DFC1 }
  335. #define ARG_MEM { RA, MDISP, PRB }
  336. #define ARG_FMEM { FA, MDISP, PRB }
  337. #define ARG_OPR { RA, RB, DRC1 }
  338. #define ARG_OPRL { RA, LIT, DRC1 }
  339. #define ARG_OPRZ1 { ZA, RB, DRC1 }
  340. #define ARG_OPRLZ1 { ZA, LIT, RC }
  341. #define ARG_PCD { PALFN }
  342. #define ARG_EV4HWMEM { RA, EV4HWDISP, PRB }
  343. #define ARG_EV4HWMPR { RA, RBA, EV4HWINDEX }
  344. #define ARG_EV5HWMEM { RA, EV5HWDISP, PRB }
  345. #define ARG_EV6HWMEM { RA, EV6HWDISP, PRB }
  346. /* The opcode table.
  347. The format of the opcode table is:
  348. NAME OPCODE MASK { OPERANDS }
  349. NAME is the name of the instruction.
  350. OPCODE is the instruction opcode.
  351. MASK is the opcode mask; this is used to tell the disassembler
  352. which bits in the actual opcode must match OPCODE.
  353. OPERANDS is the list of operands.
  354. The preceding macros merge the text of the OPCODE and MASK fields.
  355. The disassembler reads the table in order and prints the first
  356. instruction which matches, so this table is sorted to put more
  357. specific instructions before more general instructions.
  358. Otherwise, it is sorted by major opcode and minor function code.
  359. There are three classes of not-really-instructions in this table:
  360. ALIAS is another name for another instruction. Some of
  361. these come from the Architecture Handbook, some
  362. come from the original gas opcode tables. In all
  363. cases, the functionality of the opcode is unchanged.
  364. PSEUDO a stylized code form endorsed by Chapter A.4 of the
  365. Architecture Handbook.
  366. EXTRA a stylized code form found in the original gas tables.
  367. And two annotations:
  368. EV56 BUT opcodes that are officially introduced as of the ev56,
  369. but with defined results on previous implementations.
  370. EV56 UNA opcodes that were introduced as of the ev56 with
  371. presumably undefined results on previous implementations
  372. that were not assigned to a particular extension. */
  373. const struct alpha_opcode alpha_opcodes[] =
  374. {
  375. { "halt", SPCD(0x00,0x0000), BASE, ARG_NONE },
  376. { "draina", SPCD(0x00,0x0002), BASE, ARG_NONE },
  377. { "bpt", SPCD(0x00,0x0080), BASE, ARG_NONE },
  378. { "bugchk", SPCD(0x00,0x0081), BASE, ARG_NONE },
  379. { "callsys", SPCD(0x00,0x0083), BASE, ARG_NONE },
  380. { "chmk", SPCD(0x00,0x0083), BASE, ARG_NONE },
  381. { "imb", SPCD(0x00,0x0086), BASE, ARG_NONE },
  382. { "rduniq", SPCD(0x00,0x009e), BASE, ARG_NONE },
  383. { "wruniq", SPCD(0x00,0x009f), BASE, ARG_NONE },
  384. { "gentrap", SPCD(0x00,0x00aa), BASE, ARG_NONE },
  385. { "call_pal", PCD(0x00), BASE, ARG_PCD },
  386. { "pal", PCD(0x00), BASE, ARG_PCD }, /* alias */
  387. { "lda", MEM(0x08), BASE, { RA, MDISP, ZB } }, /* pseudo */
  388. { "lda", MEM(0x08), BASE, ARG_MEM },
  389. { "ldah", MEM(0x09), BASE, { RA, MDISP, ZB } }, /* pseudo */
  390. { "ldah", MEM(0x09), BASE, ARG_MEM },
  391. { "ldbu", MEM(0x0A), BWX, ARG_MEM },
  392. { "unop", MEM_(0x0B) | (30 << 16),
  393. MEM_MASK, BASE, { ZA } }, /* pseudo */
  394. { "ldq_u", MEM(0x0B), BASE, ARG_MEM },
  395. { "ldwu", MEM(0x0C), BWX, ARG_MEM },
  396. { "stw", MEM(0x0D), BWX, ARG_MEM },
  397. { "stb", MEM(0x0E), BWX, ARG_MEM },
  398. { "stq_u", MEM(0x0F), BASE, ARG_MEM },
  399. { "sextl", OPR(0x10,0x00), BASE, ARG_OPRZ1 }, /* pseudo */
  400. { "sextl", OPRL(0x10,0x00), BASE, ARG_OPRLZ1 }, /* pseudo */
  401. { "addl", OPR(0x10,0x00), BASE, ARG_OPR },
  402. { "addl", OPRL(0x10,0x00), BASE, ARG_OPRL },
  403. { "s4addl", OPR(0x10,0x02), BASE, ARG_OPR },
  404. { "s4addl", OPRL(0x10,0x02), BASE, ARG_OPRL },
  405. { "negl", OPR(0x10,0x09), BASE, ARG_OPRZ1 }, /* pseudo */
  406. { "negl", OPRL(0x10,0x09), BASE, ARG_OPRLZ1 }, /* pseudo */
  407. { "subl", OPR(0x10,0x09), BASE, ARG_OPR },
  408. { "subl", OPRL(0x10,0x09), BASE, ARG_OPRL },
  409. { "s4subl", OPR(0x10,0x0B), BASE, ARG_OPR },
  410. { "s4subl", OPRL(0x10,0x0B), BASE, ARG_OPRL },
  411. { "cmpbge", OPR(0x10,0x0F), BASE, ARG_OPR },
  412. { "cmpbge", OPRL(0x10,0x0F), BASE, ARG_OPRL },
  413. { "s8addl", OPR(0x10,0x12), BASE, ARG_OPR },
  414. { "s8addl", OPRL(0x10,0x12), BASE, ARG_OPRL },
  415. { "s8subl", OPR(0x10,0x1B), BASE, ARG_OPR },
  416. { "s8subl", OPRL(0x10,0x1B), BASE, ARG_OPRL },
  417. { "cmpult", OPR(0x10,0x1D), BASE, ARG_OPR },
  418. { "cmpult", OPRL(0x10,0x1D), BASE, ARG_OPRL },
  419. { "addq", OPR(0x10,0x20), BASE, ARG_OPR },
  420. { "addq", OPRL(0x10,0x20), BASE, ARG_OPRL },
  421. { "s4addq", OPR(0x10,0x22), BASE, ARG_OPR },
  422. { "s4addq", OPRL(0x10,0x22), BASE, ARG_OPRL },
  423. { "negq", OPR(0x10,0x29), BASE, ARG_OPRZ1 }, /* pseudo */
  424. { "negq", OPRL(0x10,0x29), BASE, ARG_OPRLZ1 }, /* pseudo */
  425. { "subq", OPR(0x10,0x29), BASE, ARG_OPR },
  426. { "subq", OPRL(0x10,0x29), BASE, ARG_OPRL },
  427. { "s4subq", OPR(0x10,0x2B), BASE, ARG_OPR },
  428. { "s4subq", OPRL(0x10,0x2B), BASE, ARG_OPRL },
  429. { "cmpeq", OPR(0x10,0x2D), BASE, ARG_OPR },
  430. { "cmpeq", OPRL(0x10,0x2D), BASE, ARG_OPRL },
  431. { "s8addq", OPR(0x10,0x32), BASE, ARG_OPR },
  432. { "s8addq", OPRL(0x10,0x32), BASE, ARG_OPRL },
  433. { "s8subq", OPR(0x10,0x3B), BASE, ARG_OPR },
  434. { "s8subq", OPRL(0x10,0x3B), BASE, ARG_OPRL },
  435. { "cmpule", OPR(0x10,0x3D), BASE, ARG_OPR },
  436. { "cmpule", OPRL(0x10,0x3D), BASE, ARG_OPRL },
  437. { "addl/v", OPR(0x10,0x40), BASE, ARG_OPR },
  438. { "addl/v", OPRL(0x10,0x40), BASE, ARG_OPRL },
  439. { "negl/v", OPR(0x10,0x49), BASE, ARG_OPRZ1 }, /* pseudo */
  440. { "negl/v", OPRL(0x10,0x49), BASE, ARG_OPRLZ1 }, /* pseudo */
  441. { "subl/v", OPR(0x10,0x49), BASE, ARG_OPR },
  442. { "subl/v", OPRL(0x10,0x49), BASE, ARG_OPRL },
  443. { "cmplt", OPR(0x10,0x4D), BASE, ARG_OPR },
  444. { "cmplt", OPRL(0x10,0x4D), BASE, ARG_OPRL },
  445. { "addq/v", OPR(0x10,0x60), BASE, ARG_OPR },
  446. { "addq/v", OPRL(0x10,0x60), BASE, ARG_OPRL },
  447. { "negq/v", OPR(0x10,0x69), BASE, ARG_OPRZ1 }, /* pseudo */
  448. { "negq/v", OPRL(0x10,0x69), BASE, ARG_OPRLZ1 }, /* pseudo */
  449. { "subq/v", OPR(0x10,0x69), BASE, ARG_OPR },
  450. { "subq/v", OPRL(0x10,0x69), BASE, ARG_OPRL },
  451. { "cmple", OPR(0x10,0x6D), BASE, ARG_OPR },
  452. { "cmple", OPRL(0x10,0x6D), BASE, ARG_OPRL },
  453. { "and", OPR(0x11,0x00), BASE, ARG_OPR },
  454. { "and", OPRL(0x11,0x00), BASE, ARG_OPRL },
  455. { "andnot", OPR(0x11,0x08), BASE, ARG_OPR }, /* alias */
  456. { "andnot", OPRL(0x11,0x08), BASE, ARG_OPRL }, /* alias */
  457. { "bic", OPR(0x11,0x08), BASE, ARG_OPR },
  458. { "bic", OPRL(0x11,0x08), BASE, ARG_OPRL },
  459. { "cmovlbs", OPR(0x11,0x14), BASE, ARG_OPR },
  460. { "cmovlbs", OPRL(0x11,0x14), BASE, ARG_OPRL },
  461. { "cmovlbc", OPR(0x11,0x16), BASE, ARG_OPR },
  462. { "cmovlbc", OPRL(0x11,0x16), BASE, ARG_OPRL },
  463. { "nop", OPR(0x11,0x20), BASE, { ZA, ZB, ZC } }, /* pseudo */
  464. { "clr", OPR(0x11,0x20), BASE, { ZA, ZB, RC } }, /* pseudo */
  465. { "mov", OPR(0x11,0x20), BASE, { ZA, RB, RC } }, /* pseudo */
  466. { "mov", OPR(0x11,0x20), BASE, { RA, RBA, RC } }, /* pseudo */
  467. { "mov", OPRL(0x11,0x20), BASE, { ZA, LIT, RC } }, /* pseudo */
  468. { "or", OPR(0x11,0x20), BASE, ARG_OPR }, /* alias */
  469. { "or", OPRL(0x11,0x20), BASE, ARG_OPRL }, /* alias */
  470. { "bis", OPR(0x11,0x20), BASE, ARG_OPR },
  471. { "bis", OPRL(0x11,0x20), BASE, ARG_OPRL },
  472. { "cmoveq", OPR(0x11,0x24), BASE, ARG_OPR },
  473. { "cmoveq", OPRL(0x11,0x24), BASE, ARG_OPRL },
  474. { "cmovne", OPR(0x11,0x26), BASE, ARG_OPR },
  475. { "cmovne", OPRL(0x11,0x26), BASE, ARG_OPRL },
  476. { "not", OPR(0x11,0x28), BASE, ARG_OPRZ1 }, /* pseudo */
  477. { "not", OPRL(0x11,0x28), BASE, ARG_OPRLZ1 }, /* pseudo */
  478. { "ornot", OPR(0x11,0x28), BASE, ARG_OPR },
  479. { "ornot", OPRL(0x11,0x28), BASE, ARG_OPRL },
  480. { "xor", OPR(0x11,0x40), BASE, ARG_OPR },
  481. { "xor", OPRL(0x11,0x40), BASE, ARG_OPRL },
  482. { "cmovlt", OPR(0x11,0x44), BASE, ARG_OPR },
  483. { "cmovlt", OPRL(0x11,0x44), BASE, ARG_OPRL },
  484. { "cmovge", OPR(0x11,0x46), BASE, ARG_OPR },
  485. { "cmovge", OPRL(0x11,0x46), BASE, ARG_OPRL },
  486. { "eqv", OPR(0x11,0x48), BASE, ARG_OPR },
  487. { "eqv", OPRL(0x11,0x48), BASE, ARG_OPRL },
  488. { "xornot", OPR(0x11,0x48), BASE, ARG_OPR }, /* alias */
  489. { "xornot", OPRL(0x11,0x48), BASE, ARG_OPRL }, /* alias */
  490. { "amask", OPR(0x11,0x61), BASE, ARG_OPRZ1 }, /* ev56 but */
  491. { "amask", OPRL(0x11,0x61), BASE, ARG_OPRLZ1 }, /* ev56 but */
  492. { "cmovle", OPR(0x11,0x64), BASE, ARG_OPR },
  493. { "cmovle", OPRL(0x11,0x64), BASE, ARG_OPRL },
  494. { "cmovgt", OPR(0x11,0x66), BASE, ARG_OPR },
  495. { "cmovgt", OPRL(0x11,0x66), BASE, ARG_OPRL },
  496. { "implver", OPRL_(0x11,0x6C)|(31<<21)|(1<<13),
  497. 0xFFFFFFE0, BASE, { RC } }, /* ev56 but */
  498. { "mskbl", OPR(0x12,0x02), BASE, ARG_OPR },
  499. { "mskbl", OPRL(0x12,0x02), BASE, ARG_OPRL },
  500. { "extbl", OPR(0x12,0x06), BASE, ARG_OPR },
  501. { "extbl", OPRL(0x12,0x06), BASE, ARG_OPRL },
  502. { "insbl", OPR(0x12,0x0B), BASE, ARG_OPR },
  503. { "insbl", OPRL(0x12,0x0B), BASE, ARG_OPRL },
  504. { "mskwl", OPR(0x12,0x12), BASE, ARG_OPR },
  505. { "mskwl", OPRL(0x12,0x12), BASE, ARG_OPRL },
  506. { "extwl", OPR(0x12,0x16), BASE, ARG_OPR },
  507. { "extwl", OPRL(0x12,0x16), BASE, ARG_OPRL },
  508. { "inswl", OPR(0x12,0x1B), BASE, ARG_OPR },
  509. { "inswl", OPRL(0x12,0x1B), BASE, ARG_OPRL },
  510. { "mskll", OPR(0x12,0x22), BASE, ARG_OPR },
  511. { "mskll", OPRL(0x12,0x22), BASE, ARG_OPRL },
  512. { "extll", OPR(0x12,0x26), BASE, ARG_OPR },
  513. { "extll", OPRL(0x12,0x26), BASE, ARG_OPRL },
  514. { "insll", OPR(0x12,0x2B), BASE, ARG_OPR },
  515. { "insll", OPRL(0x12,0x2B), BASE, ARG_OPRL },
  516. { "zap", OPR(0x12,0x30), BASE, ARG_OPR },
  517. { "zap", OPRL(0x12,0x30), BASE, ARG_OPRL },
  518. { "zapnot", OPR(0x12,0x31), BASE, ARG_OPR },
  519. { "zapnot", OPRL(0x12,0x31), BASE, ARG_OPRL },
  520. { "mskql", OPR(0x12,0x32), BASE, ARG_OPR },
  521. { "mskql", OPRL(0x12,0x32), BASE, ARG_OPRL },
  522. { "srl", OPR(0x12,0x34), BASE, ARG_OPR },
  523. { "srl", OPRL(0x12,0x34), BASE, ARG_OPRL },
  524. { "extql", OPR(0x12,0x36), BASE, ARG_OPR },
  525. { "extql", OPRL(0x12,0x36), BASE, ARG_OPRL },
  526. { "sll", OPR(0x12,0x39), BASE, ARG_OPR },
  527. { "sll", OPRL(0x12,0x39), BASE, ARG_OPRL },
  528. { "insql", OPR(0x12,0x3B), BASE, ARG_OPR },
  529. { "insql", OPRL(0x12,0x3B), BASE, ARG_OPRL },
  530. { "sra", OPR(0x12,0x3C), BASE, ARG_OPR },
  531. { "sra", OPRL(0x12,0x3C), BASE, ARG_OPRL },
  532. { "mskwh", OPR(0x12,0x52), BASE, ARG_OPR },
  533. { "mskwh", OPRL(0x12,0x52), BASE, ARG_OPRL },
  534. { "inswh", OPR(0x12,0x57), BASE, ARG_OPR },
  535. { "inswh", OPRL(0x12,0x57), BASE, ARG_OPRL },
  536. { "extwh", OPR(0x12,0x5A), BASE, ARG_OPR },
  537. { "extwh", OPRL(0x12,0x5A), BASE, ARG_OPRL },
  538. { "msklh", OPR(0x12,0x62), BASE, ARG_OPR },
  539. { "msklh", OPRL(0x12,0x62), BASE, ARG_OPRL },
  540. { "inslh", OPR(0x12,0x67), BASE, ARG_OPR },
  541. { "inslh", OPRL(0x12,0x67), BASE, ARG_OPRL },
  542. { "extlh", OPR(0x12,0x6A), BASE, ARG_OPR },
  543. { "extlh", OPRL(0x12,0x6A), BASE, ARG_OPRL },
  544. { "mskqh", OPR(0x12,0x72), BASE, ARG_OPR },
  545. { "mskqh", OPRL(0x12,0x72), BASE, ARG_OPRL },
  546. { "insqh", OPR(0x12,0x77), BASE, ARG_OPR },
  547. { "insqh", OPRL(0x12,0x77), BASE, ARG_OPRL },
  548. { "extqh", OPR(0x12,0x7A), BASE, ARG_OPR },
  549. { "extqh", OPRL(0x12,0x7A), BASE, ARG_OPRL },
  550. { "mull", OPR(0x13,0x00), BASE, ARG_OPR },
  551. { "mull", OPRL(0x13,0x00), BASE, ARG_OPRL },
  552. { "mulq", OPR(0x13,0x20), BASE, ARG_OPR },
  553. { "mulq", OPRL(0x13,0x20), BASE, ARG_OPRL },
  554. { "umulh", OPR(0x13,0x30), BASE, ARG_OPR },
  555. { "umulh", OPRL(0x13,0x30), BASE, ARG_OPRL },
  556. { "mull/v", OPR(0x13,0x40), BASE, ARG_OPR },
  557. { "mull/v", OPRL(0x13,0x40), BASE, ARG_OPRL },
  558. { "mulq/v", OPR(0x13,0x60), BASE, ARG_OPR },
  559. { "mulq/v", OPRL(0x13,0x60), BASE, ARG_OPRL },
  560. { "itofs", FP(0x14,0x004), CIX, { RA, ZB, FC } },
  561. { "sqrtf/c", FP(0x14,0x00A), CIX, ARG_FPZ1 },
  562. { "sqrts/c", FP(0x14,0x00B), CIX, ARG_FPZ1 },
  563. { "itoff", FP(0x14,0x014), CIX, { RA, ZB, FC } },
  564. { "itoft", FP(0x14,0x024), CIX, { RA, ZB, FC } },
  565. { "sqrtg/c", FP(0x14,0x02A), CIX, ARG_FPZ1 },
  566. { "sqrtt/c", FP(0x14,0x02B), CIX, ARG_FPZ1 },
  567. { "sqrts/m", FP(0x14,0x04B), CIX, ARG_FPZ1 },
  568. { "sqrtt/m", FP(0x14,0x06B), CIX, ARG_FPZ1 },
  569. { "sqrtf", FP(0x14,0x08A), CIX, ARG_FPZ1 },
  570. { "sqrts", FP(0x14,0x08B), CIX, ARG_FPZ1 },
  571. { "sqrtg", FP(0x14,0x0AA), CIX, ARG_FPZ1 },
  572. { "sqrtt", FP(0x14,0x0AB), CIX, ARG_FPZ1 },
  573. { "sqrts/d", FP(0x14,0x0CB), CIX, ARG_FPZ1 },
  574. { "sqrtt/d", FP(0x14,0x0EB), CIX, ARG_FPZ1 },
  575. { "sqrtf/uc", FP(0x14,0x10A), CIX, ARG_FPZ1 },
  576. { "sqrts/uc", FP(0x14,0x10B), CIX, ARG_FPZ1 },
  577. { "sqrtg/uc", FP(0x14,0x12A), CIX, ARG_FPZ1 },
  578. { "sqrtt/uc", FP(0x14,0x12B), CIX, ARG_FPZ1 },
  579. { "sqrts/um", FP(0x14,0x14B), CIX, ARG_FPZ1 },
  580. { "sqrtt/um", FP(0x14,0x16B), CIX, ARG_FPZ1 },
  581. { "sqrtf/u", FP(0x14,0x18A), CIX, ARG_FPZ1 },
  582. { "sqrts/u", FP(0x14,0x18B), CIX, ARG_FPZ1 },
  583. { "sqrtg/u", FP(0x14,0x1AA), CIX, ARG_FPZ1 },
  584. { "sqrtt/u", FP(0x14,0x1AB), CIX, ARG_FPZ1 },
  585. { "sqrts/ud", FP(0x14,0x1CB), CIX, ARG_FPZ1 },
  586. { "sqrtt/ud", FP(0x14,0x1EB), CIX, ARG_FPZ1 },
  587. { "sqrtf/sc", FP(0x14,0x40A), CIX, ARG_FPZ1 },
  588. { "sqrtg/sc", FP(0x14,0x42A), CIX, ARG_FPZ1 },
  589. { "sqrtf/s", FP(0x14,0x48A), CIX, ARG_FPZ1 },
  590. { "sqrtg/s", FP(0x14,0x4AA), CIX, ARG_FPZ1 },
  591. { "sqrtf/suc", FP(0x14,0x50A), CIX, ARG_FPZ1 },
  592. { "sqrts/suc", FP(0x14,0x50B), CIX, ARG_FPZ1 },
  593. { "sqrtg/suc", FP(0x14,0x52A), CIX, ARG_FPZ1 },
  594. { "sqrtt/suc", FP(0x14,0x52B), CIX, ARG_FPZ1 },
  595. { "sqrts/sum", FP(0x14,0x54B), CIX, ARG_FPZ1 },
  596. { "sqrtt/sum", FP(0x14,0x56B), CIX, ARG_FPZ1 },
  597. { "sqrtf/su", FP(0x14,0x58A), CIX, ARG_FPZ1 },
  598. { "sqrts/su", FP(0x14,0x58B), CIX, ARG_FPZ1 },
  599. { "sqrtg/su", FP(0x14,0x5AA), CIX, ARG_FPZ1 },
  600. { "sqrtt/su", FP(0x14,0x5AB), CIX, ARG_FPZ1 },
  601. { "sqrts/sud", FP(0x14,0x5CB), CIX, ARG_FPZ1 },
  602. { "sqrtt/sud", FP(0x14,0x5EB), CIX, ARG_FPZ1 },
  603. { "sqrts/suic", FP(0x14,0x70B), CIX, ARG_FPZ1 },
  604. { "sqrtt/suic", FP(0x14,0x72B), CIX, ARG_FPZ1 },
  605. { "sqrts/suim", FP(0x14,0x74B), CIX, ARG_FPZ1 },
  606. { "sqrtt/suim", FP(0x14,0x76B), CIX, ARG_FPZ1 },
  607. { "sqrts/sui", FP(0x14,0x78B), CIX, ARG_FPZ1 },
  608. { "sqrtt/sui", FP(0x14,0x7AB), CIX, ARG_FPZ1 },
  609. { "sqrts/suid", FP(0x14,0x7CB), CIX, ARG_FPZ1 },
  610. { "sqrtt/suid", FP(0x14,0x7EB), CIX, ARG_FPZ1 },
  611. { "addf/c", FP(0x15,0x000), BASE, ARG_FP },
  612. { "subf/c", FP(0x15,0x001), BASE, ARG_FP },
  613. { "mulf/c", FP(0x15,0x002), BASE, ARG_FP },
  614. { "divf/c", FP(0x15,0x003), BASE, ARG_FP },
  615. { "cvtdg/c", FP(0x15,0x01E), BASE, ARG_FPZ1 },
  616. { "addg/c", FP(0x15,0x020), BASE, ARG_FP },
  617. { "subg/c", FP(0x15,0x021), BASE, ARG_FP },
  618. { "mulg/c", FP(0x15,0x022), BASE, ARG_FP },
  619. { "divg/c", FP(0x15,0x023), BASE, ARG_FP },
  620. { "cvtgf/c", FP(0x15,0x02C), BASE, ARG_FPZ1 },
  621. { "cvtgd/c", FP(0x15,0x02D), BASE, ARG_FPZ1 },
  622. { "cvtgq/c", FP(0x15,0x02F), BASE, ARG_FPZ1 },
  623. { "cvtqf/c", FP(0x15,0x03C), BASE, ARG_FPZ1 },
  624. { "cvtqg/c", FP(0x15,0x03E), BASE, ARG_FPZ1 },
  625. { "addf", FP(0x15,0x080), BASE, ARG_FP },
  626. { "negf", FP(0x15,0x081), BASE, ARG_FPZ1 }, /* pseudo */
  627. { "subf", FP(0x15,0x081), BASE, ARG_FP },
  628. { "mulf", FP(0x15,0x082), BASE, ARG_FP },
  629. { "divf", FP(0x15,0x083), BASE, ARG_FP },
  630. { "cvtdg", FP(0x15,0x09E), BASE, ARG_FPZ1 },
  631. { "addg", FP(0x15,0x0A0), BASE, ARG_FP },
  632. { "negg", FP(0x15,0x0A1), BASE, ARG_FPZ1 }, /* pseudo */
  633. { "subg", FP(0x15,0x0A1), BASE, ARG_FP },
  634. { "mulg", FP(0x15,0x0A2), BASE, ARG_FP },
  635. { "divg", FP(0x15,0x0A3), BASE, ARG_FP },
  636. { "cmpgeq", FP(0x15,0x0A5), BASE, ARG_FP },
  637. { "cmpglt", FP(0x15,0x0A6), BASE, ARG_FP },
  638. { "cmpgle", FP(0x15,0x0A7), BASE, ARG_FP },
  639. { "cvtgf", FP(0x15,0x0AC), BASE, ARG_FPZ1 },
  640. { "cvtgd", FP(0x15,0x0AD), BASE, ARG_FPZ1 },
  641. { "cvtgq", FP(0x15,0x0AF), BASE, ARG_FPZ1 },
  642. { "cvtqf", FP(0x15,0x0BC), BASE, ARG_FPZ1 },
  643. { "cvtqg", FP(0x15,0x0BE), BASE, ARG_FPZ1 },
  644. { "addf/uc", FP(0x15,0x100), BASE, ARG_FP },
  645. { "subf/uc", FP(0x15,0x101), BASE, ARG_FP },
  646. { "mulf/uc", FP(0x15,0x102), BASE, ARG_FP },
  647. { "divf/uc", FP(0x15,0x103), BASE, ARG_FP },
  648. { "cvtdg/uc", FP(0x15,0x11E), BASE, ARG_FPZ1 },
  649. { "addg/uc", FP(0x15,0x120), BASE, ARG_FP },
  650. { "subg/uc", FP(0x15,0x121), BASE, ARG_FP },
  651. { "mulg/uc", FP(0x15,0x122), BASE, ARG_FP },
  652. { "divg/uc", FP(0x15,0x123), BASE, ARG_FP },
  653. { "cvtgf/uc", FP(0x15,0x12C), BASE, ARG_FPZ1 },
  654. { "cvtgd/uc", FP(0x15,0x12D), BASE, ARG_FPZ1 },
  655. { "cvtgq/vc", FP(0x15,0x12F), BASE, ARG_FPZ1 },
  656. { "addf/u", FP(0x15,0x180), BASE, ARG_FP },
  657. { "subf/u", FP(0x15,0x181), BASE, ARG_FP },
  658. { "mulf/u", FP(0x15,0x182), BASE, ARG_FP },
  659. { "divf/u", FP(0x15,0x183), BASE, ARG_FP },
  660. { "cvtdg/u", FP(0x15,0x19E), BASE, ARG_FPZ1 },
  661. { "addg/u", FP(0x15,0x1A0), BASE, ARG_FP },
  662. { "subg/u", FP(0x15,0x1A1), BASE, ARG_FP },
  663. { "mulg/u", FP(0x15,0x1A2), BASE, ARG_FP },
  664. { "divg/u", FP(0x15,0x1A3), BASE, ARG_FP },
  665. { "cvtgf/u", FP(0x15,0x1AC), BASE, ARG_FPZ1 },
  666. { "cvtgd/u", FP(0x15,0x1AD), BASE, ARG_FPZ1 },
  667. { "cvtgq/v", FP(0x15,0x1AF), BASE, ARG_FPZ1 },
  668. { "addf/sc", FP(0x15,0x400), BASE, ARG_FP },
  669. { "subf/sc", FP(0x15,0x401), BASE, ARG_FP },
  670. { "mulf/sc", FP(0x15,0x402), BASE, ARG_FP },
  671. { "divf/sc", FP(0x15,0x403), BASE, ARG_FP },
  672. { "cvtdg/sc", FP(0x15,0x41E), BASE, ARG_FPZ1 },
  673. { "addg/sc", FP(0x15,0x420), BASE, ARG_FP },
  674. { "subg/sc", FP(0x15,0x421), BASE, ARG_FP },
  675. { "mulg/sc", FP(0x15,0x422), BASE, ARG_FP },
  676. { "divg/sc", FP(0x15,0x423), BASE, ARG_FP },
  677. { "cvtgf/sc", FP(0x15,0x42C), BASE, ARG_FPZ1 },
  678. { "cvtgd/sc", FP(0x15,0x42D), BASE, ARG_FPZ1 },
  679. { "cvtgq/sc", FP(0x15,0x42F), BASE, ARG_FPZ1 },
  680. { "addf/s", FP(0x15,0x480), BASE, ARG_FP },
  681. { "negf/s", FP(0x15,0x481), BASE, ARG_FPZ1 }, /* pseudo */
  682. { "subf/s", FP(0x15,0x481), BASE, ARG_FP },
  683. { "mulf/s", FP(0x15,0x482), BASE, ARG_FP },
  684. { "divf/s", FP(0x15,0x483), BASE, ARG_FP },
  685. { "cvtdg/s", FP(0x15,0x49E), BASE, ARG_FPZ1 },
  686. { "addg/s", FP(0x15,0x4A0), BASE, ARG_FP },
  687. { "negg/s", FP(0x15,0x4A1), BASE, ARG_FPZ1 }, /* pseudo */
  688. { "subg/s", FP(0x15,0x4A1), BASE, ARG_FP },
  689. { "mulg/s", FP(0x15,0x4A2), BASE, ARG_FP },
  690. { "divg/s", FP(0x15,0x4A3), BASE, ARG_FP },
  691. { "cmpgeq/s", FP(0x15,0x4A5), BASE, ARG_FP },
  692. { "cmpglt/s", FP(0x15,0x4A6), BASE, ARG_FP },
  693. { "cmpgle/s", FP(0x15,0x4A7), BASE, ARG_FP },
  694. { "cvtgf/s", FP(0x15,0x4AC), BASE, ARG_FPZ1 },
  695. { "cvtgd/s", FP(0x15,0x4AD), BASE, ARG_FPZ1 },
  696. { "cvtgq/s", FP(0x15,0x4AF), BASE, ARG_FPZ1 },
  697. { "addf/suc", FP(0x15,0x500), BASE, ARG_FP },
  698. { "subf/suc", FP(0x15,0x501), BASE, ARG_FP },
  699. { "mulf/suc", FP(0x15,0x502), BASE, ARG_FP },
  700. { "divf/suc", FP(0x15,0x503), BASE, ARG_FP },
  701. { "cvtdg/suc", FP(0x15,0x51E), BASE, ARG_FPZ1 },
  702. { "addg/suc", FP(0x15,0x520), BASE, ARG_FP },
  703. { "subg/suc", FP(0x15,0x521), BASE, ARG_FP },
  704. { "mulg/suc", FP(0x15,0x522), BASE, ARG_FP },
  705. { "divg/suc", FP(0x15,0x523), BASE, ARG_FP },
  706. { "cvtgf/suc", FP(0x15,0x52C), BASE, ARG_FPZ1 },
  707. { "cvtgd/suc", FP(0x15,0x52D), BASE, ARG_FPZ1 },
  708. { "cvtgq/svc", FP(0x15,0x52F), BASE, ARG_FPZ1 },
  709. { "addf/su", FP(0x15,0x580), BASE, ARG_FP },
  710. { "subf/su", FP(0x15,0x581), BASE, ARG_FP },
  711. { "mulf/su", FP(0x15,0x582), BASE, ARG_FP },
  712. { "divf/su", FP(0x15,0x583), BASE, ARG_FP },
  713. { "cvtdg/su", FP(0x15,0x59E), BASE, ARG_FPZ1 },
  714. { "addg/su", FP(0x15,0x5A0), BASE, ARG_FP },
  715. { "subg/su", FP(0x15,0x5A1), BASE, ARG_FP },
  716. { "mulg/su", FP(0x15,0x5A2), BASE, ARG_FP },
  717. { "divg/su", FP(0x15,0x5A3), BASE, ARG_FP },
  718. { "cvtgf/su", FP(0x15,0x5AC), BASE, ARG_FPZ1 },
  719. { "cvtgd/su", FP(0x15,0x5AD), BASE, ARG_FPZ1 },
  720. { "cvtgq/sv", FP(0x15,0x5AF), BASE, ARG_FPZ1 },
  721. { "adds/c", FP(0x16,0x000), BASE, ARG_FP },
  722. { "subs/c", FP(0x16,0x001), BASE, ARG_FP },
  723. { "muls/c", FP(0x16,0x002), BASE, ARG_FP },
  724. { "divs/c", FP(0x16,0x003), BASE, ARG_FP },
  725. { "addt/c", FP(0x16,0x020), BASE, ARG_FP },
  726. { "subt/c", FP(0x16,0x021), BASE, ARG_FP },
  727. { "mult/c", FP(0x16,0x022), BASE, ARG_FP },
  728. { "divt/c", FP(0x16,0x023), BASE, ARG_FP },
  729. { "cvtts/c", FP(0x16,0x02C), BASE, ARG_FPZ1 },
  730. { "cvttq/c", FP(0x16,0x02F), BASE, ARG_FPZ1 },
  731. { "cvtqs/c", FP(0x16,0x03C), BASE, ARG_FPZ1 },
  732. { "cvtqt/c", FP(0x16,0x03E), BASE, ARG_FPZ1 },
  733. { "adds/m", FP(0x16,0x040), BASE, ARG_FP },
  734. { "subs/m", FP(0x16,0x041), BASE, ARG_FP },
  735. { "muls/m", FP(0x16,0x042), BASE, ARG_FP },
  736. { "divs/m", FP(0x16,0x043), BASE, ARG_FP },
  737. { "addt/m", FP(0x16,0x060), BASE, ARG_FP },
  738. { "subt/m", FP(0x16,0x061), BASE, ARG_FP },
  739. { "mult/m", FP(0x16,0x062), BASE, ARG_FP },
  740. { "divt/m", FP(0x16,0x063), BASE, ARG_FP },
  741. { "cvtts/m", FP(0x16,0x06C), BASE, ARG_FPZ1 },
  742. { "cvttq/m", FP(0x16,0x06F), BASE, ARG_FPZ1 },
  743. { "cvtqs/m", FP(0x16,0x07C), BASE, ARG_FPZ1 },
  744. { "cvtqt/m", FP(0x16,0x07E), BASE, ARG_FPZ1 },
  745. { "adds", FP(0x16,0x080), BASE, ARG_FP },
  746. { "negs", FP(0x16,0x081), BASE, ARG_FPZ1 }, /* pseudo */
  747. { "subs", FP(0x16,0x081), BASE, ARG_FP },
  748. { "muls", FP(0x16,0x082), BASE, ARG_FP },
  749. { "divs", FP(0x16,0x083), BASE, ARG_FP },
  750. { "addt", FP(0x16,0x0A0), BASE, ARG_FP },
  751. { "negt", FP(0x16,0x0A1), BASE, ARG_FPZ1 }, /* pseudo */
  752. { "subt", FP(0x16,0x0A1), BASE, ARG_FP },
  753. { "mult", FP(0x16,0x0A2), BASE, ARG_FP },
  754. { "divt", FP(0x16,0x0A3), BASE, ARG_FP },
  755. { "cmptun", FP(0x16,0x0A4), BASE, ARG_FP },
  756. { "cmpteq", FP(0x16,0x0A5), BASE, ARG_FP },
  757. { "cmptlt", FP(0x16,0x0A6), BASE, ARG_FP },
  758. { "cmptle", FP(0x16,0x0A7), BASE, ARG_FP },
  759. { "cvtts", FP(0x16,0x0AC), BASE, ARG_FPZ1 },
  760. { "cvttq", FP(0x16,0x0AF), BASE, ARG_FPZ1 },
  761. { "cvtqs", FP(0x16,0x0BC), BASE, ARG_FPZ1 },
  762. { "cvtqt", FP(0x16,0x0BE), BASE, ARG_FPZ1 },
  763. { "adds/d", FP(0x16,0x0C0), BASE, ARG_FP },
  764. { "subs/d", FP(0x16,0x0C1), BASE, ARG_FP },
  765. { "muls/d", FP(0x16,0x0C2), BASE, ARG_FP },
  766. { "divs/d", FP(0x16,0x0C3), BASE, ARG_FP },
  767. { "addt/d", FP(0x16,0x0E0), BASE, ARG_FP },
  768. { "subt/d", FP(0x16,0x0E1), BASE, ARG_FP },
  769. { "mult/d", FP(0x16,0x0E2), BASE, ARG_FP },
  770. { "divt/d", FP(0x16,0x0E3), BASE, ARG_FP },
  771. { "cvtts/d", FP(0x16,0x0EC), BASE, ARG_FPZ1 },
  772. { "cvttq/d", FP(0x16,0x0EF), BASE, ARG_FPZ1 },
  773. { "cvtqs/d", FP(0x16,0x0FC), BASE, ARG_FPZ1 },
  774. { "cvtqt/d", FP(0x16,0x0FE), BASE, ARG_FPZ1 },
  775. { "adds/uc", FP(0x16,0x100), BASE, ARG_FP },
  776. { "subs/uc", FP(0x16,0x101), BASE, ARG_FP },
  777. { "muls/uc", FP(0x16,0x102), BASE, ARG_FP },
  778. { "divs/uc", FP(0x16,0x103), BASE, ARG_FP },
  779. { "addt/uc", FP(0x16,0x120), BASE, ARG_FP },
  780. { "subt/uc", FP(0x16,0x121), BASE, ARG_FP },
  781. { "mult/uc", FP(0x16,0x122), BASE, ARG_FP },
  782. { "divt/uc", FP(0x16,0x123), BASE, ARG_FP },
  783. { "cvtts/uc", FP(0x16,0x12C), BASE, ARG_FPZ1 },
  784. { "cvttq/vc", FP(0x16,0x12F), BASE, ARG_FPZ1 },
  785. { "adds/um", FP(0x16,0x140), BASE, ARG_FP },
  786. { "subs/um", FP(0x16,0x141), BASE, ARG_FP },
  787. { "muls/um", FP(0x16,0x142), BASE, ARG_FP },
  788. { "divs/um", FP(0x16,0x143), BASE, ARG_FP },
  789. { "addt/um", FP(0x16,0x160), BASE, ARG_FP },
  790. { "subt/um", FP(0x16,0x161), BASE, ARG_FP },
  791. { "mult/um", FP(0x16,0x162), BASE, ARG_FP },
  792. { "divt/um", FP(0x16,0x163), BASE, ARG_FP },
  793. { "cvtts/um", FP(0x16,0x16C), BASE, ARG_FPZ1 },
  794. { "cvttq/vm", FP(0x16,0x16F), BASE, ARG_FPZ1 },
  795. { "adds/u", FP(0x16,0x180), BASE, ARG_FP },
  796. { "subs/u", FP(0x16,0x181), BASE, ARG_FP },
  797. { "muls/u", FP(0x16,0x182), BASE, ARG_FP },
  798. { "divs/u", FP(0x16,0x183), BASE, ARG_FP },
  799. { "addt/u", FP(0x16,0x1A0), BASE, ARG_FP },
  800. { "subt/u", FP(0x16,0x1A1), BASE, ARG_FP },
  801. { "mult/u", FP(0x16,0x1A2), BASE, ARG_FP },
  802. { "divt/u", FP(0x16,0x1A3), BASE, ARG_FP },
  803. { "cvtts/u", FP(0x16,0x1AC), BASE, ARG_FPZ1 },
  804. { "cvttq/v", FP(0x16,0x1AF), BASE, ARG_FPZ1 },
  805. { "adds/ud", FP(0x16,0x1C0), BASE, ARG_FP },
  806. { "subs/ud", FP(0x16,0x1C1), BASE, ARG_FP },
  807. { "muls/ud", FP(0x16,0x1C2), BASE, ARG_FP },
  808. { "divs/ud", FP(0x16,0x1C3), BASE, ARG_FP },
  809. { "addt/ud", FP(0x16,0x1E0), BASE, ARG_FP },
  810. { "subt/ud", FP(0x16,0x1E1), BASE, ARG_FP },
  811. { "mult/ud", FP(0x16,0x1E2), BASE, ARG_FP },
  812. { "divt/ud", FP(0x16,0x1E3), BASE, ARG_FP },
  813. { "cvtts/ud", FP(0x16,0x1EC), BASE, ARG_FPZ1 },
  814. { "cvttq/vd", FP(0x16,0x1EF), BASE, ARG_FPZ1 },
  815. { "cvtst", FP(0x16,0x2AC), BASE, ARG_FPZ1 },
  816. { "adds/suc", FP(0x16,0x500), BASE, ARG_FP },
  817. { "subs/suc", FP(0x16,0x501), BASE, ARG_FP },
  818. { "muls/suc", FP(0x16,0x502), BASE, ARG_FP },
  819. { "divs/suc", FP(0x16,0x503), BASE, ARG_FP },
  820. { "addt/suc", FP(0x16,0x520), BASE, ARG_FP },
  821. { "subt/suc", FP(0x16,0x521), BASE, ARG_FP },
  822. { "mult/suc", FP(0x16,0x522), BASE, ARG_FP },
  823. { "divt/suc", FP(0x16,0x523), BASE, ARG_FP },
  824. { "cvtts/suc", FP(0x16,0x52C), BASE, ARG_FPZ1 },
  825. { "cvttq/svc", FP(0x16,0x52F), BASE, ARG_FPZ1 },
  826. { "adds/sum", FP(0x16,0x540), BASE, ARG_FP },
  827. { "subs/sum", FP(0x16,0x541), BASE, ARG_FP },
  828. { "muls/sum", FP(0x16,0x542), BASE, ARG_FP },
  829. { "divs/sum", FP(0x16,0x543), BASE, ARG_FP },
  830. { "addt/sum", FP(0x16,0x560), BASE, ARG_FP },
  831. { "subt/sum", FP(0x16,0x561), BASE, ARG_FP },
  832. { "mult/sum", FP(0x16,0x562), BASE, ARG_FP },
  833. { "divt/sum", FP(0x16,0x563), BASE, ARG_FP },
  834. { "cvtts/sum", FP(0x16,0x56C), BASE, ARG_FPZ1 },
  835. { "cvttq/svm", FP(0x16,0x56F), BASE, ARG_FPZ1 },
  836. { "adds/su", FP(0x16,0x580), BASE, ARG_FP },
  837. { "negs/su", FP(0x16,0x581), BASE, ARG_FPZ1 }, /* pseudo */
  838. { "subs/su", FP(0x16,0x581), BASE, ARG_FP },
  839. { "muls/su", FP(0x16,0x582), BASE, ARG_FP },
  840. { "divs/su", FP(0x16,0x583), BASE, ARG_FP },
  841. { "addt/su", FP(0x16,0x5A0), BASE, ARG_FP },
  842. { "negt/su", FP(0x16,0x5A1), BASE, ARG_FPZ1 }, /* pseudo */
  843. { "subt/su", FP(0x16,0x5A1), BASE, ARG_FP },
  844. { "mult/su", FP(0x16,0x5A2), BASE, ARG_FP },
  845. { "divt/su", FP(0x16,0x5A3), BASE, ARG_FP },
  846. { "cmptun/su", FP(0x16,0x5A4), BASE, ARG_FP },
  847. { "cmpteq/su", FP(0x16,0x5A5), BASE, ARG_FP },
  848. { "cmptlt/su", FP(0x16,0x5A6), BASE, ARG_FP },
  849. { "cmptle/su", FP(0x16,0x5A7), BASE, ARG_FP },
  850. { "cvtts/su", FP(0x16,0x5AC), BASE, ARG_FPZ1 },
  851. { "cvttq/sv", FP(0x16,0x5AF), BASE, ARG_FPZ1 },
  852. { "adds/sud", FP(0x16,0x5C0), BASE, ARG_FP },
  853. { "subs/sud", FP(0x16,0x5C1), BASE, ARG_FP },
  854. { "muls/sud", FP(0x16,0x5C2), BASE, ARG_FP },
  855. { "divs/sud", FP(0x16,0x5C3), BASE, ARG_FP },
  856. { "addt/sud", FP(0x16,0x5E0), BASE, ARG_FP },
  857. { "subt/sud", FP(0x16,0x5E1), BASE, ARG_FP },
  858. { "mult/sud", FP(0x16,0x5E2), BASE, ARG_FP },
  859. { "divt/sud", FP(0x16,0x5E3), BASE, ARG_FP },
  860. { "cvtts/sud", FP(0x16,0x5EC), BASE, ARG_FPZ1 },
  861. { "cvttq/svd", FP(0x16,0x5EF), BASE, ARG_FPZ1 },
  862. { "cvtst/s", FP(0x16,0x6AC), BASE, ARG_FPZ1 },
  863. { "adds/suic", FP(0x16,0x700), BASE, ARG_FP },
  864. { "subs/suic", FP(0x16,0x701), BASE, ARG_FP },
  865. { "muls/suic", FP(0x16,0x702), BASE, ARG_FP },
  866. { "divs/suic", FP(0x16,0x703), BASE, ARG_FP },
  867. { "addt/suic", FP(0x16,0x720), BASE, ARG_FP },
  868. { "subt/suic", FP(0x16,0x721), BASE, ARG_FP },
  869. { "mult/suic", FP(0x16,0x722), BASE, ARG_FP },
  870. { "divt/suic", FP(0x16,0x723), BASE, ARG_FP },
  871. { "cvtts/suic", FP(0x16,0x72C), BASE, ARG_FPZ1 },
  872. { "cvttq/svic", FP(0x16,0x72F), BASE, ARG_FPZ1 },
  873. { "cvtqs/suic", FP(0x16,0x73C), BASE, ARG_FPZ1 },
  874. { "cvtqt/suic", FP(0x16,0x73E), BASE, ARG_FPZ1 },
  875. { "adds/suim", FP(0x16,0x740), BASE, ARG_FP },
  876. { "subs/suim", FP(0x16,0x741), BASE, ARG_FP },
  877. { "muls/suim", FP(0x16,0x742), BASE, ARG_FP },
  878. { "divs/suim", FP(0x16,0x743), BASE, ARG_FP },
  879. { "addt/suim", FP(0x16,0x760), BASE, ARG_FP },
  880. { "subt/suim", FP(0x16,0x761), BASE, ARG_FP },
  881. { "mult/suim", FP(0x16,0x762), BASE, ARG_FP },
  882. { "divt/suim", FP(0x16,0x763), BASE, ARG_FP },
  883. { "cvtts/suim", FP(0x16,0x76C), BASE, ARG_FPZ1 },
  884. { "cvttq/svim", FP(0x16,0x76F), BASE, ARG_FPZ1 },
  885. { "cvtqs/suim", FP(0x16,0x77C), BASE, ARG_FPZ1 },
  886. { "cvtqt/suim", FP(0x16,0x77E), BASE, ARG_FPZ1 },
  887. { "adds/sui", FP(0x16,0x780), BASE, ARG_FP },
  888. { "negs/sui", FP(0x16,0x781), BASE, ARG_FPZ1 }, /* pseudo */
  889. { "subs/sui", FP(0x16,0x781), BASE, ARG_FP },
  890. { "muls/sui", FP(0x16,0x782), BASE, ARG_FP },
  891. { "divs/sui", FP(0x16,0x783), BASE, ARG_FP },
  892. { "addt/sui", FP(0x16,0x7A0), BASE, ARG_FP },
  893. { "negt/sui", FP(0x16,0x7A1), BASE, ARG_FPZ1 }, /* pseudo */
  894. { "subt/sui", FP(0x16,0x7A1), BASE, ARG_FP },
  895. { "mult/sui", FP(0x16,0x7A2), BASE, ARG_FP },
  896. { "divt/sui", FP(0x16,0x7A3), BASE, ARG_FP },
  897. { "cvtts/sui", FP(0x16,0x7AC), BASE, ARG_FPZ1 },
  898. { "cvttq/svi", FP(0x16,0x7AF), BASE, ARG_FPZ1 },
  899. { "cvtqs/sui", FP(0x16,0x7BC), BASE, ARG_FPZ1 },
  900. { "cvtqt/sui", FP(0x16,0x7BE), BASE, ARG_FPZ1 },
  901. { "adds/suid", FP(0x16,0x7C0), BASE, ARG_FP },
  902. { "subs/suid", FP(0x16,0x7C1), BASE, ARG_FP },
  903. { "muls/suid", FP(0x16,0x7C2), BASE, ARG_FP },
  904. { "divs/suid", FP(0x16,0x7C3), BASE, ARG_FP },
  905. { "addt/suid", FP(0x16,0x7E0), BASE, ARG_FP },
  906. { "subt/suid", FP(0x16,0x7E1), BASE, ARG_FP },
  907. { "mult/suid", FP(0x16,0x7E2), BASE, ARG_FP },
  908. { "divt/suid", FP(0x16,0x7E3), BASE, ARG_FP },
  909. { "cvtts/suid", FP(0x16,0x7EC), BASE, ARG_FPZ1 },
  910. { "cvttq/svid", FP(0x16,0x7EF), BASE, ARG_FPZ1 },
  911. { "cvtqs/suid", FP(0x16,0x7FC), BASE, ARG_FPZ1 },
  912. { "cvtqt/suid", FP(0x16,0x7FE), BASE, ARG_FPZ1 },
  913. { "cvtlq", FP(0x17,0x010), BASE, ARG_FPZ1 },
  914. { "fnop", FP(0x17,0x020), BASE, { ZA, ZB, ZC } }, /* pseudo */
  915. { "fclr", FP(0x17,0x020), BASE, { ZA, ZB, FC } }, /* pseudo */
  916. { "fabs", FP(0x17,0x020), BASE, ARG_FPZ1 }, /* pseudo */
  917. { "fmov", FP(0x17,0x020), BASE, { FA, RBA, FC } }, /* pseudo */
  918. { "cpys", FP(0x17,0x020), BASE, ARG_FP },
  919. { "fneg", FP(0x17,0x021), BASE, { FA, RBA, FC } }, /* pseudo */
  920. { "cpysn", FP(0x17,0x021), BASE, ARG_FP },
  921. { "cpyse", FP(0x17,0x022), BASE, ARG_FP },
  922. { "mt_fpcr", FP(0x17,0x024), BASE, { FA, RBA, RCA } },
  923. { "mf_fpcr", FP(0x17,0x025), BASE, { FA, RBA, RCA } },
  924. { "fcmoveq", FP(0x17,0x02A), BASE, ARG_FP },
  925. { "fcmovne", FP(0x17,0x02B), BASE, ARG_FP },
  926. { "fcmovlt", FP(0x17,0x02C), BASE, ARG_FP },
  927. { "fcmovge", FP(0x17,0x02D), BASE, ARG_FP },
  928. { "fcmovle", FP(0x17,0x02E), BASE, ARG_FP },
  929. { "fcmovgt", FP(0x17,0x02F), BASE, ARG_FP },
  930. { "cvtql", FP(0x17,0x030), BASE, ARG_FPZ1 },
  931. { "cvtql/v", FP(0x17,0x130), BASE, ARG_FPZ1 },
  932. { "cvtql/sv", FP(0x17,0x530), BASE, ARG_FPZ1 },
  933. { "trapb", MFC(0x18,0x0000), BASE, ARG_NONE },
  934. { "draint", MFC(0x18,0x0000), BASE, ARG_NONE }, /* alias */
  935. { "excb", MFC(0x18,0x0400), BASE, ARG_NONE },
  936. { "mb", MFC(0x18,0x4000), BASE, ARG_NONE },
  937. { "wmb", MFC(0x18,0x4400), BASE, ARG_NONE },
  938. { "fetch", MFC(0x18,0x8000), BASE, { ZA, PRB } },
  939. { "fetch_m", MFC(0x18,0xA000), BASE, { ZA, PRB } },
  940. { "rpcc", MFC(0x18,0xC000), BASE, { RA, ZB } },
  941. { "rpcc", MFC(0x18,0xC000), BASE, { RA, RB } }, /* ev6 una */
  942. { "rc", MFC(0x18,0xE000), BASE, { RA } },
  943. { "ecb", MFC(0x18,0xE800), BASE, { ZA, PRB } }, /* ev56 una */
  944. { "rs", MFC(0x18,0xF000), BASE, { RA } },
  945. { "wh64", MFC(0x18,0xF800), BASE, { ZA, PRB } }, /* ev56 una */
  946. { "wh64en", MFC(0x18,0xFC00), BASE, { ZA, PRB } }, /* ev7 una */
  947. { "hw_mfpr", OPR(0x19,0x00), EV4, { RA, RBA, EV4EXTHWINDEX } },
  948. { "hw_mfpr", OP(0x19), OP_MASK, EV5, { RA, RBA, EV5HWINDEX } },
  949. { "hw_mfpr", OP(0x19), OP_MASK, EV6, { RA, ZB, EV6HWINDEX } },
  950. { "hw_mfpr/i", OPR(0x19,0x01), EV4, ARG_EV4HWMPR },
  951. { "hw_mfpr/a", OPR(0x19,0x02), EV4, ARG_EV4HWMPR },
  952. { "hw_mfpr/ai", OPR(0x19,0x03), EV4, ARG_EV4HWMPR },
  953. { "hw_mfpr/p", OPR(0x19,0x04), EV4, ARG_EV4HWMPR },
  954. { "hw_mfpr/pi", OPR(0x19,0x05), EV4, ARG_EV4HWMPR },
  955. { "hw_mfpr/pa", OPR(0x19,0x06), EV4, ARG_EV4HWMPR },
  956. { "hw_mfpr/pai", OPR(0x19,0x07), EV4, ARG_EV4HWMPR },
  957. { "pal19", PCD(0x19), BASE, ARG_PCD },
  958. { "jmp", MBR_(0x1A,0), MBR_MASK | 0x3FFF, /* pseudo */
  959. BASE, { ZA, CPRB } },
  960. { "jmp", MBR(0x1A,0), BASE, { RA, CPRB, JMPHINT } },
  961. { "jsr", MBR(0x1A,1), BASE, { RA, CPRB, JMPHINT } },
  962. { "ret", MBR_(0x1A,2) | (31 << 21) | (26 << 16) | 1,/* pseudo */
  963. 0xFFFFFFFF, BASE, { 0 } },
  964. { "ret", MBR(0x1A,2), BASE, { RA, CPRB, RETHINT } },
  965. { "jcr", MBR(0x1A,3), BASE, { RA, CPRB, RETHINT } }, /* alias */
  966. { "jsr_coroutine", MBR(0x1A,3), BASE, { RA, CPRB, RETHINT } },
  967. { "hw_ldl", EV4HWMEM(0x1B,0x0), EV4, ARG_EV4HWMEM },
  968. { "hw_ldl", EV5HWMEM(0x1B,0x00), EV5, ARG_EV5HWMEM },
  969. { "hw_ldl", EV6HWMEM(0x1B,0x8), EV6, ARG_EV6HWMEM },
  970. { "hw_ldl/a", EV4HWMEM(0x1B,0x4), EV4, ARG_EV4HWMEM },
  971. { "hw_ldl/a", EV5HWMEM(0x1B,0x10), EV5, ARG_EV5HWMEM },
  972. { "hw_ldl/a", EV6HWMEM(0x1B,0xC), EV6, ARG_EV6HWMEM },
  973. { "hw_ldl/al", EV5HWMEM(0x1B,0x11), EV5, ARG_EV5HWMEM },
  974. { "hw_ldl/ar", EV4HWMEM(0x1B,0x6), EV4, ARG_EV4HWMEM },
  975. { "hw_ldl/av", EV5HWMEM(0x1B,0x12), EV5, ARG_EV5HWMEM },
  976. { "hw_ldl/avl", EV5HWMEM(0x1B,0x13), EV5, ARG_EV5HWMEM },
  977. { "hw_ldl/aw", EV5HWMEM(0x1B,0x18), EV5, ARG_EV5HWMEM },
  978. { "hw_ldl/awl", EV5HWMEM(0x1B,0x19), EV5, ARG_EV5HWMEM },
  979. { "hw_ldl/awv", EV5HWMEM(0x1B,0x1a), EV5, ARG_EV5HWMEM },
  980. { "hw_ldl/awvl", EV5HWMEM(0x1B,0x1b), EV5, ARG_EV5HWMEM },
  981. { "hw_ldl/l", EV5HWMEM(0x1B,0x01), EV5, ARG_EV5HWMEM },
  982. { "hw_ldl/p", EV4HWMEM(0x1B,0x8), EV4, ARG_EV4HWMEM },
  983. { "hw_ldl/p", EV5HWMEM(0x1B,0x20), EV5, ARG_EV5HWMEM },
  984. { "hw_ldl/p", EV6HWMEM(0x1B,0x0), EV6, ARG_EV6HWMEM },
  985. { "hw_ldl/pa", EV4HWMEM(0x1B,0xC), EV4, ARG_EV4HWMEM },
  986. { "hw_ldl/pa", EV5HWMEM(0x1B,0x30), EV5, ARG_EV5HWMEM },
  987. { "hw_ldl/pal", EV5HWMEM(0x1B,0x31), EV5, ARG_EV5HWMEM },
  988. { "hw_ldl/par", EV4HWMEM(0x1B,0xE), EV4, ARG_EV4HWMEM },
  989. { "hw_ldl/pav", EV5HWMEM(0x1B,0x32), EV5, ARG_EV5HWMEM },
  990. { "hw_ldl/pavl", EV5HWMEM(0x1B,0x33), EV5, ARG_EV5HWMEM },
  991. { "hw_ldl/paw", EV5HWMEM(0x1B,0x38), EV5, ARG_EV5HWMEM },
  992. { "hw_ldl/pawl", EV5HWMEM(0x1B,0x39), EV5, ARG_EV5HWMEM },
  993. { "hw_ldl/pawv", EV5HWMEM(0x1B,0x3a), EV5, ARG_EV5HWMEM },
  994. { "hw_ldl/pawvl", EV5HWMEM(0x1B,0x3b), EV5, ARG_EV5HWMEM },
  995. { "hw_ldl/pl", EV5HWMEM(0x1B,0x21), EV5, ARG_EV5HWMEM },
  996. { "hw_ldl/pr", EV4HWMEM(0x1B,0xA), EV4, ARG_EV4HWMEM },
  997. { "hw_ldl/pv", EV5HWMEM(0x1B,0x22), EV5, ARG_EV5HWMEM },
  998. { "hw_ldl/pvl", EV5HWMEM(0x1B,0x23), EV5, ARG_EV5HWMEM },
  999. { "hw_ldl/pw", EV5HWMEM(0x1B,0x28), EV5, ARG_EV5HWMEM },
  1000. { "hw_ldl/pwl", EV5HWMEM(0x1B,0x29), EV5, ARG_EV5HWMEM },
  1001. { "hw_ldl/pwv", EV5HWMEM(0x1B,0x2a), EV5, ARG_EV5HWMEM },
  1002. { "hw_ldl/pwvl", EV5HWMEM(0x1B,0x2b), EV5, ARG_EV5HWMEM },
  1003. { "hw_ldl/r", EV4HWMEM(0x1B,0x2), EV4, ARG_EV4HWMEM },
  1004. { "hw_ldl/v", EV5HWMEM(0x1B,0x02), EV5, ARG_EV5HWMEM },
  1005. { "hw_ldl/v", EV6HWMEM(0x1B,0x4), EV6, ARG_EV6HWMEM },
  1006. { "hw_ldl/vl", EV5HWMEM(0x1B,0x03), EV5, ARG_EV5HWMEM },
  1007. { "hw_ldl/w", EV5HWMEM(0x1B,0x08), EV5, ARG_EV5HWMEM },
  1008. { "hw_ldl/w", EV6HWMEM(0x1B,0xA), EV6, ARG_EV6HWMEM },
  1009. { "hw_ldl/wa", EV6HWMEM(0x1B,0xE), EV6, ARG_EV6HWMEM },
  1010. { "hw_ldl/wl", EV5HWMEM(0x1B,0x09), EV5, ARG_EV5HWMEM },
  1011. { "hw_ldl/wv", EV5HWMEM(0x1B,0x0a), EV5, ARG_EV5HWMEM },
  1012. { "hw_ldl/wvl", EV5HWMEM(0x1B,0x0b), EV5, ARG_EV5HWMEM },
  1013. { "hw_ldl_l", EV5HWMEM(0x1B,0x01), EV5, ARG_EV5HWMEM },
  1014. { "hw_ldl_l/a", EV5HWMEM(0x1B,0x11), EV5, ARG_EV5HWMEM },
  1015. { "hw_ldl_l/av", EV5HWMEM(0x1B,0x13), EV5, ARG_EV5HWMEM },
  1016. { "hw_ldl_l/aw", EV5HWMEM(0x1B,0x19), EV5, ARG_EV5HWMEM },
  1017. { "hw_ldl_l/awv", EV5HWMEM(0x1B,0x1b), EV5, ARG_EV5HWMEM },
  1018. { "hw_ldl_l/p", EV5HWMEM(0x1B,0x21), EV5, ARG_EV5HWMEM },
  1019. { "hw_ldl_l/p", EV6HWMEM(0x1B,0x2), EV6, ARG_EV6HWMEM },
  1020. { "hw_ldl_l/pa", EV5HWMEM(0x1B,0x31), EV5, ARG_EV5HWMEM },
  1021. { "hw_ldl_l/pav", EV5HWMEM(0x1B,0x33), EV5, ARG_EV5HWMEM },
  1022. { "hw_ldl_l/paw", EV5HWMEM(0x1B,0x39), EV5, ARG_EV5HWMEM },
  1023. { "hw_ldl_l/pawv", EV5HWMEM(0x1B,0x3b), EV5, ARG_EV5HWMEM },
  1024. { "hw_ldl_l/pv", EV5HWMEM(0x1B,0x23), EV5, ARG_EV5HWMEM },
  1025. { "hw_ldl_l/pw", EV5HWMEM(0x1B,0x29), EV5, ARG_EV5HWMEM },
  1026. { "hw_ldl_l/pwv", EV5HWMEM(0x1B,0x2b), EV5, ARG_EV5HWMEM },
  1027. { "hw_ldl_l/v", EV5HWMEM(0x1B,0x03), EV5, ARG_EV5HWMEM },
  1028. { "hw_ldl_l/w", EV5HWMEM(0x1B,0x09), EV5, ARG_EV5HWMEM },
  1029. { "hw_ldl_l/wv", EV5HWMEM(0x1B,0x0b), EV5, ARG_EV5HWMEM },
  1030. { "hw_ldq", EV4HWMEM(0x1B,0x1), EV4, ARG_EV4HWMEM },
  1031. { "hw_ldq", EV5HWMEM(0x1B,0x04), EV5, ARG_EV5HWMEM },
  1032. { "hw_ldq", EV6HWMEM(0x1B,0x9), EV6, ARG_EV6HWMEM },
  1033. { "hw_ldq/a", EV4HWMEM(0x1B,0x5), EV4, ARG_EV4HWMEM },
  1034. { "hw_ldq/a", EV5HWMEM(0x1B,0x14), EV5, ARG_EV5HWMEM },
  1035. { "hw_ldq/a", EV6HWMEM(0x1B,0xD), EV6, ARG_EV6HWMEM },
  1036. { "hw_ldq/al", EV5HWMEM(0x1B,0x15), EV5, ARG_EV5HWMEM },
  1037. { "hw_ldq/ar", EV4HWMEM(0x1B,0x7), EV4, ARG_EV4HWMEM },
  1038. { "hw_ldq/av", EV5HWMEM(0x1B,0x16), EV5, ARG_EV5HWMEM },
  1039. { "hw_ldq/avl", EV5HWMEM(0x1B,0x17), EV5, ARG_EV5HWMEM },
  1040. { "hw_ldq/aw", EV5HWMEM(0x1B,0x1c), EV5, ARG_EV5HWMEM },
  1041. { "hw_ldq/awl", EV5HWMEM(0x1B,0x1d), EV5, ARG_EV5HWMEM },
  1042. { "hw_ldq/awv", EV5HWMEM(0x1B,0x1e), EV5, ARG_EV5HWMEM },
  1043. { "hw_ldq/awvl", EV5HWMEM(0x1B,0x1f), EV5, ARG_EV5HWMEM },
  1044. { "hw_ldq/l", EV5HWMEM(0x1B,0x05), EV5, ARG_EV5HWMEM },
  1045. { "hw_ldq/p", EV4HWMEM(0x1B,0x9), EV4, ARG_EV4HWMEM },
  1046. { "hw_ldq/p", EV5HWMEM(0x1B,0x24), EV5, ARG_EV5HWMEM },
  1047. { "hw_ldq/p", EV6HWMEM(0x1B,0x1), EV6, ARG_EV6HWMEM },
  1048. { "hw_ldq/pa", EV4HWMEM(0x1B,0xD), EV4, ARG_EV4HWMEM },
  1049. { "hw_ldq/pa", EV5HWMEM(0x1B,0x34), EV5, ARG_EV5HWMEM },
  1050. { "hw_ldq/pal", EV5HWMEM(0x1B,0x35), EV5, ARG_EV5HWMEM },
  1051. { "hw_ldq/par", EV4HWMEM(0x1B,0xF), EV4, ARG_EV4HWMEM },
  1052. { "hw_ldq/pav", EV5HWMEM(0x1B,0x36), EV5, ARG_EV5HWMEM },
  1053. { "hw_ldq/pavl", EV5HWMEM(0x1B,0x37), EV5, ARG_EV5HWMEM },
  1054. { "hw_ldq/paw", EV5HWMEM(0x1B,0x3c), EV5, ARG_EV5HWMEM },
  1055. { "hw_ldq/pawl", EV5HWMEM(0x1B,0x3d), EV5, ARG_EV5HWMEM },
  1056. { "hw_ldq/pawv", EV5HWMEM(0x1B,0x3e), EV5, ARG_EV5HWMEM },
  1057. { "hw_ldq/pawvl", EV5HWMEM(0x1B,0x3f), EV5, ARG_EV5HWMEM },
  1058. { "hw_ldq/pl", EV5HWMEM(0x1B,0x25), EV5, ARG_EV5HWMEM },
  1059. { "hw_ldq/pr", EV4HWMEM(0x1B,0xB), EV4, ARG_EV4HWMEM },
  1060. { "hw_ldq/pv", EV5HWMEM(0x1B,0x26), EV5, ARG_EV5HWMEM },
  1061. { "hw_ldq/pvl", EV5HWMEM(0x1B,0x27), EV5, ARG_EV5HWMEM },
  1062. { "hw_ldq/pw", EV5HWMEM(0x1B,0x2c), EV5, ARG_EV5HWMEM },
  1063. { "hw_ldq/pwl", EV5HWMEM(0x1B,0x2d), EV5, ARG_EV5HWMEM },
  1064. { "hw_ldq/pwv", EV5HWMEM(0x1B,0x2e), EV5, ARG_EV5HWMEM },
  1065. { "hw_ldq/pwvl", EV5HWMEM(0x1B,0x2f), EV5, ARG_EV5HWMEM },
  1066. { "hw_ldq/r", EV4HWMEM(0x1B,0x3), EV4, ARG_EV4HWMEM },
  1067. { "hw_ldq/v", EV5HWMEM(0x1B,0x06), EV5, ARG_EV5HWMEM },
  1068. { "hw_ldq/v", EV6HWMEM(0x1B,0x5), EV6, ARG_EV6HWMEM },
  1069. { "hw_ldq/vl", EV5HWMEM(0x1B,0x07), EV5, ARG_EV5HWMEM },
  1070. { "hw_ldq/w", EV5HWMEM(0x1B,0x0c), EV5, ARG_EV5HWMEM },
  1071. { "hw_ldq/w", EV6HWMEM(0x1B,0xB), EV6, ARG_EV6HWMEM },
  1072. { "hw_ldq/wa", EV6HWMEM(0x1B,0xF), EV6, ARG_EV6HWMEM },
  1073. { "hw_ldq/wl", EV5HWMEM(0x1B,0x0d), EV5, ARG_EV5HWMEM },
  1074. { "hw_ldq/wv", EV5HWMEM(0x1B,0x0e), EV5, ARG_EV5HWMEM },
  1075. { "hw_ldq/wvl", EV5HWMEM(0x1B,0x0f), EV5, ARG_EV5HWMEM },
  1076. { "hw_ldq_l", EV5HWMEM(0x1B,0x05), EV5, ARG_EV5HWMEM },
  1077. { "hw_ldq_l/a", EV5HWMEM(0x1B,0x15), EV5, ARG_EV5HWMEM },
  1078. { "hw_ldq_l/av", EV5HWMEM(0x1B,0x17), EV5, ARG_EV5HWMEM },
  1079. { "hw_ldq_l/aw", EV5HWMEM(0x1B,0x1d), EV5, ARG_EV5HWMEM },
  1080. { "hw_ldq_l/awv", EV5HWMEM(0x1B,0x1f), EV5, ARG_EV5HWMEM },
  1081. { "hw_ldq_l/p", EV5HWMEM(0x1B,0x25), EV5, ARG_EV5HWMEM },
  1082. { "hw_ldq_l/p", EV6HWMEM(0x1B,0x3), EV6, ARG_EV6HWMEM },
  1083. { "hw_ldq_l/pa", EV5HWMEM(0x1B,0x35), EV5, ARG_EV5HWMEM },
  1084. { "hw_ldq_l/pav", EV5HWMEM(0x1B,0x37), EV5, ARG_EV5HWMEM },
  1085. { "hw_ldq_l/paw", EV5HWMEM(0x1B,0x3d), EV5, ARG_EV5HWMEM },
  1086. { "hw_ldq_l/pawv", EV5HWMEM(0x1B,0x3f), EV5, ARG_EV5HWMEM },
  1087. { "hw_ldq_l/pv", EV5HWMEM(0x1B,0x27), EV5, ARG_EV5HWMEM },
  1088. { "hw_ldq_l/pw", EV5HWMEM(0x1B,0x2d), EV5, ARG_EV5HWMEM },
  1089. { "hw_ldq_l/pwv", EV5HWMEM(0x1B,0x2f), EV5, ARG_EV5HWMEM },
  1090. { "hw_ldq_l/v", EV5HWMEM(0x1B,0x07), EV5, ARG_EV5HWMEM },
  1091. { "hw_ldq_l/w", EV5HWMEM(0x1B,0x0d), EV5, ARG_EV5HWMEM },
  1092. { "hw_ldq_l/wv", EV5HWMEM(0x1B,0x0f), EV5, ARG_EV5HWMEM },
  1093. { "hw_ld", EV4HWMEM(0x1B,0x0), EV4, ARG_EV4HWMEM },
  1094. { "hw_ld", EV5HWMEM(0x1B,0x00), EV5, ARG_EV5HWMEM },
  1095. { "hw_ld/a", EV4HWMEM(0x1B,0x4), EV4, ARG_EV4HWMEM },
  1096. { "hw_ld/a", EV5HWMEM(0x1B,0x10), EV5, ARG_EV5HWMEM },
  1097. { "hw_ld/al", EV5HWMEM(0x1B,0x11), EV5, ARG_EV5HWMEM },
  1098. { "hw_ld/aq", EV4HWMEM(0x1B,0x5), EV4, ARG_EV4HWMEM },
  1099. { "hw_ld/aq", EV5HWMEM(0x1B,0x14), EV5, ARG_EV5HWMEM },
  1100. { "hw_ld/aql", EV5HWMEM(0x1B,0x15), EV5, ARG_EV5HWMEM },
  1101. { "hw_ld/aqv", EV5HWMEM(0x1B,0x16), EV5, ARG_EV5HWMEM },
  1102. { "hw_ld/aqvl", EV5HWMEM(0x1B,0x17), EV5, ARG_EV5HWMEM },
  1103. { "hw_ld/ar", EV4HWMEM(0x1B,0x6), EV4, ARG_EV4HWMEM },
  1104. { "hw_ld/arq", EV4HWMEM(0x1B,0x7), EV4, ARG_EV4HWMEM },
  1105. { "hw_ld/av", EV5HWMEM(0x1B,0x12), EV5, ARG_EV5HWMEM },
  1106. { "hw_ld/avl", EV5HWMEM(0x1B,0x13), EV5, ARG_EV5HWMEM },
  1107. { "hw_ld/aw", EV5HWMEM(0x1B,0x18), EV5, ARG_EV5HWMEM },
  1108. { "hw_ld/awl", EV5HWMEM(0x1B,0x19), EV5, ARG_EV5HWMEM },
  1109. { "hw_ld/awq", EV5HWMEM(0x1B,0x1c), EV5, ARG_EV5HWMEM },
  1110. { "hw_ld/awql", EV5HWMEM(0x1B,0x1d), EV5, ARG_EV5HWMEM },
  1111. { "hw_ld/awqv", EV5HWMEM(0x1B,0x1e), EV5, ARG_EV5HWMEM },
  1112. { "hw_ld/awqvl", EV5HWMEM(0x1B,0x1f), EV5, ARG_EV5HWMEM },
  1113. { "hw_ld/awv", EV5HWMEM(0x1B,0x1a), EV5, ARG_EV5HWMEM },
  1114. { "hw_ld/awvl", EV5HWMEM(0x1B,0x1b), EV5, ARG_EV5HWMEM },
  1115. { "hw_ld/l", EV5HWMEM(0x1B,0x01), EV5, ARG_EV5HWMEM },
  1116. { "hw_ld/p", EV4HWMEM(0x1B,0x8), EV4, ARG_EV4HWMEM },
  1117. { "hw_ld/p", EV5HWMEM(0x1B,0x20), EV5, ARG_EV5HWMEM },
  1118. { "hw_ld/pa", EV4HWMEM(0x1B,0xC), EV4, ARG_EV4HWMEM },
  1119. { "hw_ld/pa", EV5HWMEM(0x1B,0x30), EV5, ARG_EV5HWMEM },
  1120. { "hw_ld/pal", EV5HWMEM(0x1B,0x31), EV5, ARG_EV5HWMEM },
  1121. { "hw_ld/paq", EV4HWMEM(0x1B,0xD), EV4, ARG_EV4HWMEM },
  1122. { "hw_ld/paq", EV5HWMEM(0x1B,0x34), EV5, ARG_EV5HWMEM },
  1123. { "hw_ld/paql", EV5HWMEM(0x1B,0x35), EV5, ARG_EV5HWMEM },
  1124. { "hw_ld/paqv", EV5HWMEM(0x1B,0x36), EV5, ARG_EV5HWMEM },
  1125. { "hw_ld/paqvl", EV5HWMEM(0x1B,0x37), EV5, ARG_EV5HWMEM },
  1126. { "hw_ld/par", EV4HWMEM(0x1B,0xE), EV4, ARG_EV4HWMEM },
  1127. { "hw_ld/parq", EV4HWMEM(0x1B,0xF), EV4, ARG_EV4HWMEM },
  1128. { "hw_ld/pav", EV5HWMEM(0x1B,0x32), EV5, ARG_EV5HWMEM },
  1129. { "hw_ld/pavl", EV5HWMEM(0x1B,0x33), EV5, ARG_EV5HWMEM },
  1130. { "hw_ld/paw", EV5HWMEM(0x1B,0x38), EV5, ARG_EV5HWMEM },
  1131. { "hw_ld/pawl", EV5HWMEM(0x1B,0x39), EV5, ARG_EV5HWMEM },
  1132. { "hw_ld/pawq", EV5HWMEM(0x1B,0x3c), EV5, ARG_EV5HWMEM },
  1133. { "hw_ld/pawql", EV5HWMEM(0x1B,0x3d), EV5, ARG_EV5HWMEM },
  1134. { "hw_ld/pawqv", EV5HWMEM(0x1B,0x3e), EV5, ARG_EV5HWMEM },
  1135. { "hw_ld/pawqvl", EV5HWMEM(0x1B,0x3f), EV5, ARG_EV5HWMEM },
  1136. { "hw_ld/pawv", EV5HWMEM(0x1B,0x3a), EV5, ARG_EV5HWMEM },
  1137. { "hw_ld/pawvl", EV5HWMEM(0x1B,0x3b), EV5, ARG_EV5HWMEM },
  1138. { "hw_ld/pl", EV5HWMEM(0x1B,0x21), EV5, ARG_EV5HWMEM },
  1139. { "hw_ld/pq", EV4HWMEM(0x1B,0x9), EV4, ARG_EV4HWMEM },
  1140. { "hw_ld/pq", EV5HWMEM(0x1B,0x24), EV5, ARG_EV5HWMEM },
  1141. { "hw_ld/pql", EV5HWMEM(0x1B,0x25), EV5, ARG_EV5HWMEM },
  1142. { "hw_ld/pqv", EV5HWMEM(0x1B,0x26), EV5, ARG_EV5HWMEM },
  1143. { "hw_ld/pqvl", EV5HWMEM(0x1B,0x27), EV5, ARG_EV5HWMEM },
  1144. { "hw_ld/pr", EV4HWMEM(0x1B,0xA), EV4, ARG_EV4HWMEM },
  1145. { "hw_ld/prq", EV4HWMEM(0x1B,0xB), EV4, ARG_EV4HWMEM },
  1146. { "hw_ld/pv", EV5HWMEM(0x1B,0x22), EV5, ARG_EV5HWMEM },
  1147. { "hw_ld/pvl", EV5HWMEM(0x1B,0x23), EV5, ARG_EV5HWMEM },
  1148. { "hw_ld/pw", EV5HWMEM(0x1B,0x28), EV5, ARG_EV5HWMEM },
  1149. { "hw_ld/pwl", EV5HWMEM(0x1B,0x29), EV5, ARG_EV5HWMEM },
  1150. { "hw_ld/pwq", EV5HWMEM(0x1B,0x2c), EV5, ARG_EV5HWMEM },
  1151. { "hw_ld/pwql", EV5HWMEM(0x1B,0x2d), EV5, ARG_EV5HWMEM },
  1152. { "hw_ld/pwqv", EV5HWMEM(0x1B,0x2e), EV5, ARG_EV5HWMEM },
  1153. { "hw_ld/pwqvl", EV5HWMEM(0x1B,0x2f), EV5, ARG_EV5HWMEM },
  1154. { "hw_ld/pwv", EV5HWMEM(0x1B,0x2a), EV5, ARG_EV5HWMEM },
  1155. { "hw_ld/pwvl", EV5HWMEM(0x1B,0x2b), EV5, ARG_EV5HWMEM },
  1156. { "hw_ld/q", EV4HWMEM(0x1B,0x1), EV4, ARG_EV4HWMEM },
  1157. { "hw_ld/q", EV5HWMEM(0x1B,0x04), EV5, ARG_EV5HWMEM },
  1158. { "hw_ld/ql", EV5HWMEM(0x1B,0x05), EV5, ARG_EV5HWMEM },
  1159. { "hw_ld/qv", EV5HWMEM(0x1B,0x06), EV5, ARG_EV5HWMEM },
  1160. { "hw_ld/qvl", EV5HWMEM(0x1B,0x07), EV5, ARG_EV5HWMEM },
  1161. { "hw_ld/r", EV4HWMEM(0x1B,0x2), EV4, ARG_EV4HWMEM },
  1162. { "hw_ld/rq", EV4HWMEM(0x1B,0x3), EV4, ARG_EV4HWMEM },
  1163. { "hw_ld/v", EV5HWMEM(0x1B,0x02), EV5, ARG_EV5HWMEM },
  1164. { "hw_ld/vl", EV5HWMEM(0x1B,0x03), EV5, ARG_EV5HWMEM },
  1165. { "hw_ld/w", EV5HWMEM(0x1B,0x08), EV5, ARG_EV5HWMEM },
  1166. { "hw_ld/wl", EV5HWMEM(0x1B,0x09), EV5, ARG_EV5HWMEM },
  1167. { "hw_ld/wq", EV5HWMEM(0x1B,0x0c), EV5, ARG_EV5HWMEM },
  1168. { "hw_ld/wql", EV5HWMEM(0x1B,0x0d), EV5, ARG_EV5HWMEM },
  1169. { "hw_ld/wqv", EV5HWMEM(0x1B,0x0e), EV5, ARG_EV5HWMEM },
  1170. { "hw_ld/wqvl", EV5HWMEM(0x1B,0x0f), EV5, ARG_EV5HWMEM },
  1171. { "hw_ld/wv", EV5HWMEM(0x1B,0x0a), EV5, ARG_EV5HWMEM },
  1172. { "hw_ld/wvl", EV5HWMEM(0x1B,0x0b), EV5, ARG_EV5HWMEM },
  1173. { "pal1b", PCD(0x1B), BASE, ARG_PCD },
  1174. { "sextb", OPR(0x1C, 0x00), BWX, ARG_OPRZ1 },
  1175. { "sextw", OPR(0x1C, 0x01), BWX, ARG_OPRZ1 },
  1176. { "ctpop", OPR(0x1C, 0x30), CIX, ARG_OPRZ1 },
  1177. { "perr", OPR(0x1C, 0x31), MAX, ARG_OPR },
  1178. { "ctlz", OPR(0x1C, 0x32), CIX, ARG_OPRZ1 },
  1179. { "cttz", OPR(0x1C, 0x33), CIX, ARG_OPRZ1 },
  1180. { "unpkbw", OPR(0x1C, 0x34), MAX, ARG_OPRZ1 },
  1181. { "unpkbl", OPR(0x1C, 0x35), MAX, ARG_OPRZ1 },
  1182. { "pkwb", OPR(0x1C, 0x36), MAX, ARG_OPRZ1 },
  1183. { "pklb", OPR(0x1C, 0x37), MAX, ARG_OPRZ1 },
  1184. { "minsb8", OPR(0x1C, 0x38), MAX, ARG_OPR },
  1185. { "minsb8", OPRL(0x1C, 0x38), MAX, ARG_OPRL },
  1186. { "minsw4", OPR(0x1C, 0x39), MAX, ARG_OPR },
  1187. { "minsw4", OPRL(0x1C, 0x39), MAX, ARG_OPRL },
  1188. { "minub8", OPR(0x1C, 0x3A), MAX, ARG_OPR },
  1189. { "minub8", OPRL(0x1C, 0x3A), MAX, ARG_OPRL },
  1190. { "minuw4", OPR(0x1C, 0x3B), MAX, ARG_OPR },
  1191. { "minuw4", OPRL(0x1C, 0x3B), MAX, ARG_OPRL },
  1192. { "maxub8", OPR(0x1C, 0x3C), MAX, ARG_OPR },
  1193. { "maxub8", OPRL(0x1C, 0x3C), MAX, ARG_OPRL },
  1194. { "maxuw4", OPR(0x1C, 0x3D), MAX, ARG_OPR },
  1195. { "maxuw4", OPRL(0x1C, 0x3D), MAX, ARG_OPRL },
  1196. { "maxsb8", OPR(0x1C, 0x3E), MAX, ARG_OPR },
  1197. { "maxsb8", OPRL(0x1C, 0x3E), MAX, ARG_OPRL },
  1198. { "maxsw4", OPR(0x1C, 0x3F), MAX, ARG_OPR },
  1199. { "maxsw4", OPRL(0x1C, 0x3F), MAX, ARG_OPRL },
  1200. { "ftoit", FP(0x1C, 0x70), CIX, { FA, ZB, RC } },
  1201. { "ftois", FP(0x1C, 0x78), CIX, { FA, ZB, RC } },
  1202. { "hw_mtpr", OPR(0x1D,0x00), EV4, { RA, RBA, EV4EXTHWINDEX } },
  1203. { "hw_mtpr", OP(0x1D), OP_MASK, EV5, { RA, RBA, EV5HWINDEX } },
  1204. { "hw_mtpr", OP(0x1D), OP_MASK, EV6, { ZA, RB, EV6HWINDEX } },
  1205. { "hw_mtpr/i", OPR(0x1D,0x01), EV4, ARG_EV4HWMPR },
  1206. { "hw_mtpr/a", OPR(0x1D,0x02), EV4, ARG_EV4HWMPR },
  1207. { "hw_mtpr/ai", OPR(0x1D,0x03), EV4, ARG_EV4HWMPR },
  1208. { "hw_mtpr/p", OPR(0x1D,0x04), EV4, ARG_EV4HWMPR },
  1209. { "hw_mtpr/pi", OPR(0x1D,0x05), EV4, ARG_EV4HWMPR },
  1210. { "hw_mtpr/pa", OPR(0x1D,0x06), EV4, ARG_EV4HWMPR },
  1211. { "hw_mtpr/pai", OPR(0x1D,0x07), EV4, ARG_EV4HWMPR },
  1212. { "pal1d", PCD(0x1D), BASE, ARG_PCD },
  1213. { "hw_rei", SPCD(0x1E,0x3FF8000), EV4|EV5, ARG_NONE },
  1214. { "hw_rei_stall", SPCD(0x1E,0x3FFC000), EV5, ARG_NONE },
  1215. { "hw_jmp", EV6HWMBR(0x1E,0x0), EV6, { ZA, PRB, EV6HWJMPHINT } },
  1216. { "hw_jsr", EV6HWMBR(0x1E,0x2), EV6, { ZA, PRB, EV6HWJMPHINT } },
  1217. { "hw_ret", EV6HWMBR(0x1E,0x4), EV6, { ZA, PRB } },
  1218. { "hw_jcr", EV6HWMBR(0x1E,0x6), EV6, { ZA, PRB } },
  1219. { "hw_coroutine", EV6HWMBR(0x1E,0x6), EV6, { ZA, PRB } }, /* alias */
  1220. { "hw_jmp/stall", EV6HWMBR(0x1E,0x1), EV6, { ZA, PRB, EV6HWJMPHINT } },
  1221. { "hw_jsr/stall", EV6HWMBR(0x1E,0x3), EV6, { ZA, PRB, EV6HWJMPHINT } },
  1222. { "hw_ret/stall", EV6HWMBR(0x1E,0x5), EV6, { ZA, PRB } },
  1223. { "hw_jcr/stall", EV6HWMBR(0x1E,0x7), EV6, { ZA, PRB } },
  1224. { "hw_coroutine/stall", EV6HWMBR(0x1E,0x7), EV6, { ZA, PRB } }, /* alias */
  1225. { "pal1e", PCD(0x1E), BASE, ARG_PCD },
  1226. { "hw_stl", EV4HWMEM(0x1F,0x0), EV4, ARG_EV4HWMEM },
  1227. { "hw_stl", EV5HWMEM(0x1F,0x00), EV5, ARG_EV5HWMEM },
  1228. { "hw_stl", EV6HWMEM(0x1F,0x4), EV6, ARG_EV6HWMEM }, /* ??? 8 */
  1229. { "hw_stl/a", EV4HWMEM(0x1F,0x4), EV4, ARG_EV4HWMEM },
  1230. { "hw_stl/a", EV5HWMEM(0x1F,0x10), EV5, ARG_EV5HWMEM },
  1231. { "hw_stl/a", EV6HWMEM(0x1F,0xC), EV6, ARG_EV6HWMEM },
  1232. { "hw_stl/ac", EV5HWMEM(0x1F,0x11), EV5, ARG_EV5HWMEM },
  1233. { "hw_stl/ar", EV4HWMEM(0x1F,0x6), EV4, ARG_EV4HWMEM },
  1234. { "hw_stl/av", EV5HWMEM(0x1F,0x12), EV5, ARG_EV5HWMEM },
  1235. { "hw_stl/avc", EV5HWMEM(0x1F,0x13), EV5, ARG_EV5HWMEM },
  1236. { "hw_stl/c", EV5HWMEM(0x1F,0x01), EV5, ARG_EV5HWMEM },
  1237. { "hw_stl/p", EV4HWMEM(0x1F,0x8), EV4, ARG_EV4HWMEM },
  1238. { "hw_stl/p", EV5HWMEM(0x1F,0x20), EV5, ARG_EV5HWMEM },
  1239. { "hw_stl/p", EV6HWMEM(0x1F,0x0), EV6, ARG_EV6HWMEM },
  1240. { "hw_stl/pa", EV4HWMEM(0x1F,0xC), EV4, ARG_EV4HWMEM },
  1241. { "hw_stl/pa", EV5HWMEM(0x1F,0x30), EV5, ARG_EV5HWMEM },
  1242. { "hw_stl/pac", EV5HWMEM(0x1F,0x31), EV5, ARG_EV5HWMEM },
  1243. { "hw_stl/pav", EV5HWMEM(0x1F,0x32), EV5, ARG_EV5HWMEM },
  1244. { "hw_stl/pavc", EV5HWMEM(0x1F,0x33), EV5, ARG_EV5HWMEM },
  1245. { "hw_stl/pc", EV5HWMEM(0x1F,0x21), EV5, ARG_EV5HWMEM },
  1246. { "hw_stl/pr", EV4HWMEM(0x1F,0xA), EV4, ARG_EV4HWMEM },
  1247. { "hw_stl/pv", EV5HWMEM(0x1F,0x22), EV5, ARG_EV5HWMEM },
  1248. { "hw_stl/pvc", EV5HWMEM(0x1F,0x23), EV5, ARG_EV5HWMEM },
  1249. { "hw_stl/r", EV4HWMEM(0x1F,0x2), EV4, ARG_EV4HWMEM },
  1250. { "hw_stl/v", EV5HWMEM(0x1F,0x02), EV5, ARG_EV5HWMEM },
  1251. { "hw_stl/vc", EV5HWMEM(0x1F,0x03), EV5, ARG_EV5HWMEM },
  1252. { "hw_stl_c", EV5HWMEM(0x1F,0x01), EV5, ARG_EV5HWMEM },
  1253. { "hw_stl_c/a", EV5HWMEM(0x1F,0x11), EV5, ARG_EV5HWMEM },
  1254. { "hw_stl_c/av", EV5HWMEM(0x1F,0x13), EV5, ARG_EV5HWMEM },
  1255. { "hw_stl_c/p", EV5HWMEM(0x1F,0x21), EV5, ARG_EV5HWMEM },
  1256. { "hw_stl_c/p", EV6HWMEM(0x1F,0x2), EV6, ARG_EV6HWMEM },
  1257. { "hw_stl_c/pa", EV5HWMEM(0x1F,0x31), EV5, ARG_EV5HWMEM },
  1258. { "hw_stl_c/pav", EV5HWMEM(0x1F,0x33), EV5, ARG_EV5HWMEM },
  1259. { "hw_stl_c/pv", EV5HWMEM(0x1F,0x23), EV5, ARG_EV5HWMEM },
  1260. { "hw_stl_c/v", EV5HWMEM(0x1F,0x03), EV5, ARG_EV5HWMEM },
  1261. { "hw_stq", EV4HWMEM(0x1F,0x1), EV4, ARG_EV4HWMEM },
  1262. { "hw_stq", EV5HWMEM(0x1F,0x04), EV5, ARG_EV5HWMEM },
  1263. { "hw_stq", EV6HWMEM(0x1F,0x5), EV6, ARG_EV6HWMEM }, /* ??? 9 */
  1264. { "hw_stq/a", EV4HWMEM(0x1F,0x5), EV4, ARG_EV4HWMEM },
  1265. { "hw_stq/a", EV5HWMEM(0x1F,0x14), EV5, ARG_EV5HWMEM },
  1266. { "hw_stq/a", EV6HWMEM(0x1F,0xD), EV6, ARG_EV6HWMEM },
  1267. { "hw_stq/ac", EV5HWMEM(0x1F,0x15), EV5, ARG_EV5HWMEM },
  1268. { "hw_stq/ar", EV4HWMEM(0x1F,0x7), EV4, ARG_EV4HWMEM },
  1269. { "hw_stq/av", EV5HWMEM(0x1F,0x16), EV5, ARG_EV5HWMEM },
  1270. { "hw_stq/avc", EV5HWMEM(0x1F,0x17), EV5, ARG_EV5HWMEM },
  1271. { "hw_stq/c", EV5HWMEM(0x1F,0x05), EV5, ARG_EV5HWMEM },
  1272. { "hw_stq/p", EV4HWMEM(0x1F,0x9), EV4, ARG_EV4HWMEM },
  1273. { "hw_stq/p", EV5HWMEM(0x1F,0x24), EV5, ARG_EV5HWMEM },
  1274. { "hw_stq/p", EV6HWMEM(0x1F,0x1), EV6, ARG_EV6HWMEM },
  1275. { "hw_stq/pa", EV4HWMEM(0x1F,0xD), EV4, ARG_EV4HWMEM },
  1276. { "hw_stq/pa", EV5HWMEM(0x1F,0x34), EV5, ARG_EV5HWMEM },
  1277. { "hw_stq/pac", EV5HWMEM(0x1F,0x35), EV5, ARG_EV5HWMEM },
  1278. { "hw_stq/par", EV4HWMEM(0x1F,0xE), EV4, ARG_EV4HWMEM },
  1279. { "hw_stq/par", EV4HWMEM(0x1F,0xF), EV4, ARG_EV4HWMEM },
  1280. { "hw_stq/pav", EV5HWMEM(0x1F,0x36), EV5, ARG_EV5HWMEM },
  1281. { "hw_stq/pavc", EV5HWMEM(0x1F,0x37), EV5, ARG_EV5HWMEM },
  1282. { "hw_stq/pc", EV5HWMEM(0x1F,0x25), EV5, ARG_EV5HWMEM },
  1283. { "hw_stq/pr", EV4HWMEM(0x1F,0xB), EV4, ARG_EV4HWMEM },
  1284. { "hw_stq/pv", EV5HWMEM(0x1F,0x26), EV5, ARG_EV5HWMEM },
  1285. { "hw_stq/pvc", EV5HWMEM(0x1F,0x27), EV5, ARG_EV5HWMEM },
  1286. { "hw_stq/r", EV4HWMEM(0x1F,0x3), EV4, ARG_EV4HWMEM },
  1287. { "hw_stq/v", EV5HWMEM(0x1F,0x06), EV5, ARG_EV5HWMEM },
  1288. { "hw_stq/vc", EV5HWMEM(0x1F,0x07), EV5, ARG_EV5HWMEM },
  1289. { "hw_stq_c", EV5HWMEM(0x1F,0x05), EV5, ARG_EV5HWMEM },
  1290. { "hw_stq_c/a", EV5HWMEM(0x1F,0x15), EV5, ARG_EV5HWMEM },
  1291. { "hw_stq_c/av", EV5HWMEM(0x1F,0x17), EV5, ARG_EV5HWMEM },
  1292. { "hw_stq_c/p", EV5HWMEM(0x1F,0x25), EV5, ARG_EV5HWMEM },
  1293. { "hw_stq_c/p", EV6HWMEM(0x1F,0x3), EV6, ARG_EV6HWMEM },
  1294. { "hw_stq_c/pa", EV5HWMEM(0x1F,0x35), EV5, ARG_EV5HWMEM },
  1295. { "hw_stq_c/pav", EV5HWMEM(0x1F,0x37), EV5, ARG_EV5HWMEM },
  1296. { "hw_stq_c/pv", EV5HWMEM(0x1F,0x27), EV5, ARG_EV5HWMEM },
  1297. { "hw_stq_c/v", EV5HWMEM(0x1F,0x07), EV5, ARG_EV5HWMEM },
  1298. { "hw_st", EV4HWMEM(0x1F,0x0), EV4, ARG_EV4HWMEM },
  1299. { "hw_st", EV5HWMEM(0x1F,0x00), EV5, ARG_EV5HWMEM },
  1300. { "hw_st/a", EV4HWMEM(0x1F,0x4), EV4, ARG_EV4HWMEM },
  1301. { "hw_st/a", EV5HWMEM(0x1F,0x10), EV5, ARG_EV5HWMEM },
  1302. { "hw_st/ac", EV5HWMEM(0x1F,0x11), EV5, ARG_EV5HWMEM },
  1303. { "hw_st/aq", EV4HWMEM(0x1F,0x5), EV4, ARG_EV4HWMEM },
  1304. { "hw_st/aq", EV5HWMEM(0x1F,0x14), EV5, ARG_EV5HWMEM },
  1305. { "hw_st/aqc", EV5HWMEM(0x1F,0x15), EV5, ARG_EV5HWMEM },
  1306. { "hw_st/aqv", EV5HWMEM(0x1F,0x16), EV5, ARG_EV5HWMEM },
  1307. { "hw_st/aqvc", EV5HWMEM(0x1F,0x17), EV5, ARG_EV5HWMEM },
  1308. { "hw_st/ar", EV4HWMEM(0x1F,0x6), EV4, ARG_EV4HWMEM },
  1309. { "hw_st/arq", EV4HWMEM(0x1F,0x7), EV4, ARG_EV4HWMEM },
  1310. { "hw_st/av", EV5HWMEM(0x1F,0x12), EV5, ARG_EV5HWMEM },
  1311. { "hw_st/avc", EV5HWMEM(0x1F,0x13), EV5, ARG_EV5HWMEM },
  1312. { "hw_st/c", EV5HWMEM(0x1F,0x01), EV5, ARG_EV5HWMEM },
  1313. { "hw_st/p", EV4HWMEM(0x1F,0x8), EV4, ARG_EV4HWMEM },
  1314. { "hw_st/p", EV5HWMEM(0x1F,0x20), EV5, ARG_EV5HWMEM },
  1315. { "hw_st/pa", EV4HWMEM(0x1F,0xC), EV4, ARG_EV4HWMEM },
  1316. { "hw_st/pa", EV5HWMEM(0x1F,0x30), EV5, ARG_EV5HWMEM },
  1317. { "hw_st/pac", EV5HWMEM(0x1F,0x31), EV5, ARG_EV5HWMEM },
  1318. { "hw_st/paq", EV4HWMEM(0x1F,0xD), EV4, ARG_EV4HWMEM },
  1319. { "hw_st/paq", EV5HWMEM(0x1F,0x34), EV5, ARG_EV5HWMEM },
  1320. { "hw_st/paqc", EV5HWMEM(0x1F,0x35), EV5, ARG_EV5HWMEM },
  1321. { "hw_st/paqv", EV5HWMEM(0x1F,0x36), EV5, ARG_EV5HWMEM },
  1322. { "hw_st/paqvc", EV5HWMEM(0x1F,0x37), EV5, ARG_EV5HWMEM },
  1323. { "hw_st/par", EV4HWMEM(0x1F,0xE), EV4, ARG_EV4HWMEM },
  1324. { "hw_st/parq", EV4HWMEM(0x1F,0xF), EV4, ARG_EV4HWMEM },
  1325. { "hw_st/pav", EV5HWMEM(0x1F,0x32), EV5, ARG_EV5HWMEM },
  1326. { "hw_st/pavc", EV5HWMEM(0x1F,0x33), EV5, ARG_EV5HWMEM },
  1327. { "hw_st/pc", EV5HWMEM(0x1F,0x21), EV5, ARG_EV5HWMEM },
  1328. { "hw_st/pq", EV4HWMEM(0x1F,0x9), EV4, ARG_EV4HWMEM },
  1329. { "hw_st/pq", EV5HWMEM(0x1F,0x24), EV5, ARG_EV5HWMEM },
  1330. { "hw_st/pqc", EV5HWMEM(0x1F,0x25), EV5, ARG_EV5HWMEM },
  1331. { "hw_st/pqv", EV5HWMEM(0x1F,0x26), EV5, ARG_EV5HWMEM },
  1332. { "hw_st/pqvc", EV5HWMEM(0x1F,0x27), EV5, ARG_EV5HWMEM },
  1333. { "hw_st/pr", EV4HWMEM(0x1F,0xA), EV4, ARG_EV4HWMEM },
  1334. { "hw_st/prq", EV4HWMEM(0x1F,0xB), EV4, ARG_EV4HWMEM },
  1335. { "hw_st/pv", EV5HWMEM(0x1F,0x22), EV5, ARG_EV5HWMEM },
  1336. { "hw_st/pvc", EV5HWMEM(0x1F,0x23), EV5, ARG_EV5HWMEM },
  1337. { "hw_st/q", EV4HWMEM(0x1F,0x1), EV4, ARG_EV4HWMEM },
  1338. { "hw_st/q", EV5HWMEM(0x1F,0x04), EV5, ARG_EV5HWMEM },
  1339. { "hw_st/qc", EV5HWMEM(0x1F,0x05), EV5, ARG_EV5HWMEM },
  1340. { "hw_st/qv", EV5HWMEM(0x1F,0x06), EV5, ARG_EV5HWMEM },
  1341. { "hw_st/qvc", EV5HWMEM(0x1F,0x07), EV5, ARG_EV5HWMEM },
  1342. { "hw_st/r", EV4HWMEM(0x1F,0x2), EV4, ARG_EV4HWMEM },
  1343. { "hw_st/v", EV5HWMEM(0x1F,0x02), EV5, ARG_EV5HWMEM },
  1344. { "hw_st/vc", EV5HWMEM(0x1F,0x03), EV5, ARG_EV5HWMEM },
  1345. { "pal1f", PCD(0x1F), BASE, ARG_PCD },
  1346. { "ldf", MEM(0x20), BASE, ARG_FMEM },
  1347. { "ldg", MEM(0x21), BASE, ARG_FMEM },
  1348. { "lds", MEM(0x22), BASE, ARG_FMEM },
  1349. { "ldt", MEM(0x23), BASE, ARG_FMEM },
  1350. { "stf", MEM(0x24), BASE, ARG_FMEM },
  1351. { "stg", MEM(0x25), BASE, ARG_FMEM },
  1352. { "sts", MEM(0x26), BASE, ARG_FMEM },
  1353. { "stt", MEM(0x27), BASE, ARG_FMEM },
  1354. { "ldl", MEM(0x28), BASE, ARG_MEM },
  1355. { "ldq", MEM(0x29), BASE, ARG_MEM },
  1356. { "ldl_l", MEM(0x2A), BASE, ARG_MEM },
  1357. { "ldq_l", MEM(0x2B), BASE, ARG_MEM },
  1358. { "stl", MEM(0x2C), BASE, ARG_MEM },
  1359. { "stq", MEM(0x2D), BASE, ARG_MEM },
  1360. { "stl_c", MEM(0x2E), BASE, ARG_MEM },
  1361. { "stq_c", MEM(0x2F), BASE, ARG_MEM },
  1362. { "br", BRA(0x30), BASE, { ZA, BDISP } }, /* pseudo */
  1363. { "br", BRA(0x30), BASE, ARG_BRA },
  1364. { "fbeq", BRA(0x31), BASE, ARG_FBRA },
  1365. { "fblt", BRA(0x32), BASE, ARG_FBRA },
  1366. { "fble", BRA(0x33), BASE, ARG_FBRA },
  1367. { "bsr", BRA(0x34), BASE, ARG_BRA },
  1368. { "fbne", BRA(0x35), BASE, ARG_FBRA },
  1369. { "fbge", BRA(0x36), BASE, ARG_FBRA },
  1370. { "fbgt", BRA(0x37), BASE, ARG_FBRA },
  1371. { "blbc", BRA(0x38), BASE, ARG_BRA },
  1372. { "beq", BRA(0x39), BASE, ARG_BRA },
  1373. { "blt", BRA(0x3A), BASE, ARG_BRA },
  1374. { "ble", BRA(0x3B), BASE, ARG_BRA },
  1375. { "blbs", BRA(0x3C), BASE, ARG_BRA },
  1376. { "bne", BRA(0x3D), BASE, ARG_BRA },
  1377. { "bge", BRA(0x3E), BASE, ARG_BRA },
  1378. { "bgt", BRA(0x3F), BASE, ARG_BRA },
  1379. };
  1380. const unsigned alpha_num_opcodes = sizeof(alpha_opcodes)/sizeof(*alpha_opcodes);